音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

LCK4310 Datasheet

  • LCK4310

  • Agere Systems [Low-Voltage PLL Clock Driver]

  • AGERE

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

Data Sheet
April 20, 2004
LCK4310
Low-Voltage PLL Clock Driver
1 Features
s
s
s
s
s
s
s
s
Output operating frequencies up to 1.25 GHz max.
100 ps part鈥搕o鈥損art skew.
40 ps typical output鈥搕o鈥搊utput skew.
Cycle-to-cycle jitter 5 ps max.
3.3 V and 2.5 V compatible.
Internal input pulldown resistors.
Q output will default low with inputs open or at V
EE
.
Meets or exceeds Joint Electron Device Engineering
Council (JEDEC) specification
EIA
/JESD78 IC latchup
test.
Moisture sensitivity level 1.
Flammability rating:
UL
鈥?4 code V鈥? at 1/8 in., oxygen
index 28 to 34.
Pin-for-pin compatible with
ON Semiconductor
part
number MC100LVE310.
To ensure that the tight skew specification is met, it is
necessary that both sides of the differential output are
terminated into 50
鈩?
even if only one side is being used. In
most applications, all eight differential pairs will be used
and therefore terminated. In the case where fewer than
eight pairs are used and in order to maintain minimum
skew, it is necessary to terminate at least the output pairs
adjacent to the output pair being used. Failure to follow this
guideline will result in small degradations of propagation
delay (on the order of 10 ps鈥?0 ps) of the outputs being
used. While not catastrophic to most designs, this will result
in an increase in skew.
Note:
The package corners isolate outputs from one anoth-
er such that the guideline expressed above holds only
for outputs on the same side of the package.
The LCK4310, as with most ECL devices, can be operated
from a positive voltage supply (V
DD
) in LVPECL mode. This
allows the LCK4310 to be used for high-performance clock
distribution in 3.3 V/2.5 V systems. Designers can take
advantage of the LCK4310鈥檚 performance to distribute low-
skew clocks across the backplane or the board. In a PECL
environment (series or Thevenin), line terminations are
typically used since they require no additional power
supplies. If parallel termination is desired, a terminating
voltage of V
DD 鈥?/div>
2.0 V will need to be provided.
An internally generated voltage supply (V
BB
pin) is
available to this device only. For single-ended input
conditions, the unused differential input is connected to
V
BB
as a switching reference voltage. V
BB
may also rebias
ac coupled inputs. When used, decouple V
BB
and V
DD
via a
0.01 碌F capacitor and limit current sourcing or sinking to
0.5 mA. When not used, V
BB
should be left open.
s
s
s
2 Description
The LCK4310 is a low-voltage, low-skew 2:8 differential
emitter-coupled logic (ECL) fanout buffer designed with
clock distribution in mind. The device features fully
differential clock paths to minimize both device and system
skew. The LCK4310 offers two selectable clock inputs to
allow for redundant or test clocks to be incorporated into
the system clock trees.

LCK4310相關(guān)型號PDF文件下載

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時間周一至周五
9:00-17:30

關(guān)注官方微信號,
第一時間獲取資訊。

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動力!意見一經(jīng)采納,將有感恩紅包奉上哦!