音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

PI74AVC+16721A Datasheet

  • PI74AVC+16721A

  • 20-Bit D-Type Flip-Flop

  • 10頁

  • ETC

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預覽

21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321
21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321
PI74AVC+16721
2.5V 20-Bit Flip-Flop
with 3-State Outputs
Product Features
鈥?/div>
PI74AVC
+
16721 is designed for low voltage operation,
V
CC
= 1.65V to 3.6V
鈥?/div>
True 鹵24mA Balanced Drive @ 3.3V
鈥?/div>
I
OFF
supports partial power-down operation
鈥?/div>
3.6V I/O Tolerant inputs and outputs
鈥?All outputs contain a patented DDC
(Dynamic DriveControl) circuit that reduces noise without
degrading propagation delay.
鈥?Industrial operation at 鈥?0擄C to +85擄C
鈥?Available Packages:
鈥?56-pin 240 mil wide plastic TSSOP (A)
鈥?56-pin 173 mil wide plastic TVSOP (TSSOP) (K)
Product Description
Pericom Semiconductor鈥檚 PI74AVC+ series of logic circuits are
produced using the Company鈥檚 advanced submicron CMOS
technology, achieving industry leading speed.
The PI74AVC+16721 is a 20-bit flip-flop with 3-state outputs
designed specifically for 1.65V to 3.6V V
CC
operation. The
device is designed with edge-triggered D-type flip-flops with
qualified clock storage. On the positive transition of clock (CLK)
input, the device provides true data at the Q outputs, provided
that the clock-enable (CLKEN) input is LOW. If CLKEN is HIGH,
no data is stored.
A buffered output-enable (OE) input can be used to place the
20 outputs in either a normal logic state (HIGH or LOW level) or a
high-impedance state. In the high-impedance state, the outputs
neither load nor drive the bus lines significantly. The high-impedance
state and increased drive provide the capacity to drive bus lines
without the need for interface or pullup components. OE does not
affect the internal operation of the flip-flops. Old data can be
retained or new data can be entered while the outputs are in the high-
impedance state.
To ensure the high-impedance state during power up or power
down, OE should be tied to V
CC
through a pullup resistor; the
minimum value of the resistor is determined by the current-sinking
capability of the driver.
Logic Block Diagram
1
56
29
2
55
1
PS8483
03/07/01

PI74AVC+16721A 產(chǎn)品屬性

  • 35

  • 集成電路 (IC)

  • 邏輯 - 觸發(fā)器

  • 74AVC

  • 標準

  • D 型總線

  • 三態(tài)非反相

  • 2

  • 20

  • 180MHz

  • -

  • 正邊沿

  • 24mA,24mA

  • 1.65 V ~ 3.6 V

  • -40°C ~ 85°C

  • 表面貼裝

  • 56-TFSOP(0.240",6.10mm 寬)

  • 管件

PI74AVC+16721A相關(guān)型號PDF文件下載

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時間周一至周五
9:00-17:30

關(guān)注官方微信號,
第一時間獲取資訊。

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動力!意見一經(jīng)采納,將有感恩紅包奉上哦!