鈥?/div>
3.6V I/O Tolerant inputs and outputs
鈥?All outputs contain a patented DDC
(Dynamic DriveControl) circuit that reduces noise without
degrading propagation delay.
鈥?Industrial operation at 鈥?0擄C to +85擄C
鈥?Available Packages:
鈥?56-pin 240 mil wide plastic TSSOP (A)
鈥?56-pin 173 mil wide plastic TVSOP (TSSOP) (K)
Product Description
Pericom Semiconductor鈥檚 PI74AVC+ series of logic circuits are
produced using the Company鈥檚 advanced submicron CMOS
technology, achieving industry leading speed.
The PI74AVC+16721 is a 20-bit flip-flop with 3-state outputs
designed specifically for 1.65V to 3.6V V
CC
operation. The
device is designed with edge-triggered D-type flip-flops with
qualified clock storage. On the positive transition of clock (CLK)
input, the device provides true data at the Q outputs, provided
that the clock-enable (CLKEN) input is LOW. If CLKEN is HIGH,
no data is stored.
A buffered output-enable (OE) input can be used to place the
20 outputs in either a normal logic state (HIGH or LOW level) or a
high-impedance state. In the high-impedance state, the outputs
neither load nor drive the bus lines significantly. The high-impedance
state and increased drive provide the capacity to drive bus lines
without the need for interface or pullup components. OE does not
affect the internal operation of the flip-flops. Old data can be
retained or new data can be entered while the outputs are in the high-
impedance state.
To ensure the high-impedance state during power up or power
down, OE should be tied to V
CC
through a pullup resistor; the
minimum value of the resistor is determined by the current-sinking
capability of the driver.
Logic Block Diagram
1
56
29
2
55
1
PS8483
03/07/01