音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

MPC9893 Datasheet

  • MPC9893

  • Low Voltage PLL Intelllgent Dynamlc Clock (IDCS) Swltch

  • Motorola   Motorola

掃碼查看芯片數(shù)據(jù)手冊(cè)

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
Freescale Semiconductor, Inc.
Document Number: MPC9893/D
Rev 3, 01/2004
Low Voltage PLL Intelligent
Dynamic Clock (IDCS) Switch
The MPC9893 is a 2.5V and 3.3V compatible, PLL based intelligent
dynamic clock switch and generator specifically designed for redundant
clock distribution systems. The device receives two LVCMOS clock
signals and generates 12 phase aligned output clocks. The MPC9893 is
able to detect a failing reference clock signal and to dynamically switch to
a redundant clock signal. The switch from the failing clock to the
redundant clock occurs without interruption of the output clock signal
(output clock slews to alignment). The phase bump typically caused by a
clock failure is eliminated.
The device offers 12 low skew clock outputs organized into two output
banks, each configurable to support the different clock frequencies.
The extended temperature range of the MPC9893 supports
telecommunication and networking requirements. The device employs a
fully differential PLL design to minimize jitter.
Features
鈥?/div>
12 output LVCMOS PLL clock generator
MPC9893
LOW VOLTAGE 2.5V AND 3.3V
IDCS AND PLL
CLOCK GENERATOR
Freescale Semiconductor, Inc...
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
2.5V and 3.3V compatible
IDCS - on-chip intelligent dynamic clock switch
Automatically detects clock failure
Smooth output phase transition during clock failover switch
7.5 - 200 MHz output frequency range
LVCMOS compatible inputs and outputs
External feedback enables zero-delay configurations
Supports networking, telecommunications and computer applications
Output enable/disable and static test mode (PLL bypass)
Low skew characteristics: maximum 50 ps output-to-output (within bank)
48 lead LQFP package
Ambient operating temperature range of --40 to 85擄C
FA SUFFIX
48-
-LEAD LQFP PACKAGE
CASE 932
Functional Description
The MPC9893 is a 3.3V or 2.5V compatible PLL clock driver and clock generator. The clock generator uses a fully integrated
PLL to generate clock signals from redundant clock sources. The PLL multiplies the input reference clock signal by one, two,
three, four or eight. The frequency-multiplied clock drives six bank A outputs. Six bank B outputs can run at either the same
frequency than bank A or at half of the bank A frequency. Therefore, bank B outputs additionally support the frequency
multiplication of the input reference clock by 3梅2 and 1梅2. Bank A and bank B outputs are phase-aligned
1
. Due to the external
PLL feedback, the clock signals of both output banks are also phase-aligned
1
to the selected input reference clock, providing
virtually zero-delay capability. The integrated IDCS continuously monitors both clock inputs and indicates a clock failure
individually for each clock input. When a false clock signal is detected, the MPC9893 switches to the redundant clock input,
forcing the PLL to slowly slew to alignment and not produce any phase bumps at the outputs. Both clock inputs are
interchangeable, also supporting the switch to a failed clock that was restored. The MPC9893 also provides a manual mode that
allows for user-controlled clock switches.
The PLL bypass of the MPC9893 disables the IDCS and PLL-related specifications do not apply. In PLL bypass mode, the
MPC9893 is fully static in order to distribute low-frequency clocks for system test and diagnosis. Outputs of the MPC9893 can be
disabled (high-impedance tristate) to isolate the device from the system. Applying output disable also resets the MPC9893. On
power-up this reset function needs to be applied for correct operation of the circuitry. Please see the application section for
power-on sequence recommendations.
The device is packaged in a 7x7 mm
2
48-lead LQFP package.
1. At coincident rising edges
Motorola, Inc. 2004
1
For More Information On This Product,
Go to: www.freescale.com

MPC9893相關(guān)型號(hào)PDF文件下載

  • 型號(hào)
    版本
    描述
    廠商
    下載
  • 英文版
    Motorola, Inc [1:6 PCI CLOCK GENERATOR/ FANOUT BUFFER]
    MOTOROLA
  • 英文版
    1:6 PCI CLOCK GENERATOR/ FANOUT BUFFER
    MOTOROLA
  • 英文版
    1:6 PCI Clock Qenerator/Fanout Buffer
    Motorola
  • 英文版
    Motorola, Inc [LOW VOLTAGE CMOS 1:18 CLOCK DISTRIBUTION CHI...
    MOTOROLA
  • 英文版
    Motorola, Inc [LOW-VOLTAGE 1:9 DIFFERENTIAL ECL/HSTL TO HST...
    MOTOROLA
  • 英文版
    Low Voltage PLL Clock Drlver
    Motorola
  • 英文版
    Low Voltage PLL Clock Drlver
    Motorola
  • 英文版
    Motorola, Inc [LOW VOLTAGE PLL CLOCK DRIVER]
    MOTOROLA
  • 英文版
    Motorola, Inc [LOW VOLTAGE 1:18 CLOCK DISTRIBUTION CHIP]
    MOTOROLA
  • 英文版
    Low Voltage 1:27 Clock Dlstrlbutlon Chlp
    Motorola
  • 英文版
    Motorola, Inc [LOW VOLTAGE 1:10 CMOS CLOCK DRIVER]
    MOTOROLA
  • 英文版
    Motorola, Inc [LOW VOLTAGE 1:9 CLOCK DISTRIBUTION CHIP]
    MOTOROLA
  • 英文版
    Motorola, Inc [LOW VOLTAGE 1:12 CLOCK DISTRIBUTION CHIP]
    MOTOROLA
  • 英文版
    Motorola, Inc [LOW VOLTAGE 1:15 PECL TO CMOS CLOCK DRIVER]
    MOTOROLA
  • 英文版
    Low Voltage PLL Clock Drlver
    Motorola
  • 英文版
    Low Voltage PLL Clock Drlver
    Motorola
  • 英文版
    Low Voltage PLL Clock Drlver
    Motorola
  • 英文版
    Low Voltage PLL Clock Drlver
    Motorola
  • 英文版
    Low Voltage PLL Clock Drlver
    Motorola
  • 英文版
    Low Voltage PLL Clock Drlver
    Motorola

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時(shí)間周一至周五
9:00-17:30

關(guān)注官方微信號(hào),
第一時(shí)間獲取資訊。

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動(dòng)力!意見一經(jīng)采納,將有感恩紅包奉上哦!