MM74HC244 Octal 3-STATE Buffer
September 1983
Revised August 2000
MM74HC244
Octal 3-STATE Buffer
General Description
The MM74HC244 is a non-inverting buffer and has two
active low enables (1G and 2G); each enable indepen-
dently controls 4 buffers. This device does not have
Schmitt trigger inputs.
These 3-STATE buffers utilize advanced silicon-gate
CMOS technology and are general purpose high speed
non-inverting buffers. They possess high drive current out-
puts which enable high speed operation even when driving
large bus capacitances. These circuits achieve speeds
comparable to low power Schottky devices, while retaining
the advantage of CMOS circuitry, i.e., high noise immunity,
and low power consumption. All three devices have a
fanout of 15 LS-TTL equivalent inputs.
All inputs are protected from damage due to static dis-
charge by diodes to V
CC
and ground.
Features
s
Typical propagation delay: 14 ns
s
3-STATE outputs for connection to system buses
s
Wide power supply range: 2鈥?V
s
Low quiescent supply current: 80
碌
A
s
Output current: 6 mA
Ordering Code:
Order Number
MM74HC244WM
MM74HC244SJ
MM74HC244MTC
MM74HC244N
Package Number
M20B
M20D
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300鈥?Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300鈥?Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter 鈥淴鈥?to the ordering code.
Connection Diagram
Truth Table
1G
L
L
H
H
H
=
HIGH Level
L
=
LOW Level
Z
=
High Impedance
1A
L
H
L
H
1Y
L
H
Z
Z
2G
L
L
H
H
2A
L
H
L
H
2Y
L
H
Z
Z
Top View
漏 2000 Fairchild Semiconductor Corporation
DS005327
www.fairchildsemi.com