TECHNICAL DATA
8-Bit Serial or Parallel-Input/
Serial-Output Shift Register
High-Performance Silicon-Gate CMOS
The KK74HC165A is identical in pinout to the LS/ALS165. The
device inputs are compatible with standard CMOS outputs; with pullup
resistors, they are compatible with LS/ALSTTL outputs.
This device is an 8-bit shift register with complementary outputs from
the last stage. Data may be loaded into the register either in parallel or in
serial form. When the Serial Shift/ Parallel Load input is low, the data is
loaded asynchronously in parallel. When the Serial Shift/Parallel Load
input is high, the data is loaded serially on the rising edge of either Clock
or Clock Inhibit (see the Function Table).
The 2-input NOR clock may be used either by combining two
independent clock sources or by designating one of the clock inputs to act
as a clock inhibit.
鈥?/div>
Outputs Directly Interface to CMOS, NMOS, and TTL
鈥?/div>
Operating Voltage Range: 2.0 to 6.0 V
鈥?/div>
Low Input Current: 1.0
碌A(chǔ)
鈥?/div>
High Noise Immunity Characteristic of CMOS Devices
KK74HC165A
ORDERING INFORMATION
KK74HC165AN Plastic
KK74HC165AD SOIC
T
A
= -55擄 to 125擄 C for all packages
LOGIC DIAGRAM
PIN ASSIGNMENT
PIN 16=V
CC
PIN 8 = GND
FUNCTION TABLE
Inputs
Serial Shift/
Parallel Load
L
H
H
H
H
H
H
L
L
X
H
H
X
Clock
H
Clock
Inhibit
X
L
L
S
A
Internal Stages
A-H
a...h
X
X
X
X
X
X
no change
Q
A
a
L
H
L
H
Q
B
-Q
G
b-g
Q
An
-Q
Fn
Q
An
-Q
Fn
Q
An
-Q
Fn
Q
An
-Q
Fn
no change
Output
Q
H
h
Q
Gn
Q
Gn
Q
Gn
Q
Gn
Operation
X
L
H
L
H
X
X
Asynchronous Parallel Load
Serial Shift via Clock
Serial Shift via Clock
Inhibit
Inhibited Clock
No Clock
H
L
L
X
X
X = Don鈥檛 Care
Q
An
-Q
Fn
= Data shifted from the preceding stage
1
next