音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

ICS570BIT Datasheet

  • ICS570BIT

  • Multiplier and Zero Delay Buffer

  • 6頁

  • ICS

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

PRELIMINARY INFORMATION
ICS570B
Multiplier and Zero Delay Buffer
Features
鈥?Packaged in 8 pin SOIC.
鈥?Pin-for-pin replacement and upgrade to
ICS570/ICS570A
鈥?Functional equivalent to AV9170 (not a pin-
for-pin replacement).
鈥?Low input to output skew of 300 ps max (>60 MHz
outputs).
鈥?Low skew (100 ps) outputs.
鈥?Ability to choose between 14 different
multipliers from 0.5X to 32X.
鈥?Input clock frequency up to 150 MHz at 3.3V.
鈥?Can recover degraded input clock duty cycle.
鈥?Output clock duty cycle of 45/55.
鈥?Power Down and Tri-State Mode.
鈥?Full CMOS clock swings with 25mA drive
capability at TTL levels.
鈥?Advanced, low power CMOS process.
鈥?Operating voltage of 3.3 V (鹵5%).
鈥?Industrial temperature version available
Description
The ICS570B is a high performance Zero Delay Buffer
(ZDB) which integrates ICS鈥?proprietary analog/digital
Phase Locked Loop (PLL) techniques. The ICS570B,
part of ICS鈥?ClockBlocks鈩?family, was designed as a
performance upgrade to meet today鈥檚 higher speed and
lower voltage requirements. The zero delay feature
means that the rising edge of the input clock aligns with
the rising edges of both outputs, giving the appearance
of no delay through the device. There are two outputs on
the chip, one being a low-skew divide by two of the other.
The device incorporates an all-chip power down/tri-state
mode that stops the internal PLL and puts both outputs
into a high impedance state.
The ICS570B is ideal for synchronizing outputs in a large
variety of systems, from personal computers to data
communications to graphics/video. By allowing off-chip
feedback paths, the device can eliminate the delay
through other devices.
The ICS570B was done to improve input to output jitter
from the original ICS570M and ICS570A verisons, and is
recommended for all new 3.3 V only designs.
For 5V applications, use the ICS570A.
Block Diagram
ICLK
S1, S0
2
FBIN
divide by N
Phase
Detector,
Charge
Pump, and
Loop Filter
Voltage
Controlled
Oscillator
梅2
Output
Buffer
CLK
Output
Buffer
CLK/2
External feedback can come from CLK or CLK/2 (see table on page 2).
MDS 570B A
1
Revision 053001
Integrated Circuit Systems, Inc . 鈥?525 Race Street 鈥?San Jose 鈥?CA 鈥?95126 鈥?(408)295-9800tel 鈥?www.icst.com

ICS570BIT 產(chǎn)品屬性

  • ICS570

  • Product Discontinuation 09/Feb/2012

  • 2,500

  • 集成電路 (IC)

  • 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器

  • ClockBlocks™

  • 扇出配送,擴展頻譜時鐘發(fā)生器,零延遲緩沖器

  • 時鐘

  • CMOS

  • 1

  • 1:2

  • 無/無

  • 170MHz

  • 是/是

  • 3.15 V ~ 3.45 V

  • -40°C ~ 85°C

  • 表面貼裝

  • 8-SOIC(0.154",3.90mm 寬)

  • 8-SOIC

  • 帶卷 (TR)

  • 570BIT

ICS570BIT相關(guān)型號PDF文件下載

您可能感興趣的PDF文件資料

熱門IC型號推薦

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時間周一至周五
9:00-17:30

關(guān)注官方微信號,
第一時間獲取資訊。

建議反饋
返回頂部

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動力!意見一經(jīng)采納,將有感恩紅包奉上哦!