TM
HSP43481/883
NO
NEW
OR
DF
NDE P43881
ME
S
C O M S ee H
E
TR
IG
DES
NS
August 1999
Digital Filter
Features
鈥?This Circuit is Processed in Accordance to MIL-STD-
883 and is Fully Conformant Under the Provisions of
Paragraph 1.2.1.
鈥?0MHz to 25.6MHz Sample Rate
鈥?Four Filter Cells
鈥?8-Bit Coefficients and Signal Data
鈥?Low Power CMOS Operation
- I
CCSB
= 500碌A(chǔ) Maximum
- I
CCOP
= 110碌A(chǔ) Maximum at 20MHz
鈥?26-Bit Accumulator Per Stage
鈥?Filter Lengths Up To 1032 Taps
鈥?Expandable Coefficient Size, Data Size and Filter Length
鈥?Decimation by 2, 3 or 4
Description
The HSP43481/883 is a video-speed Digital Filter (DF)
designed to efficiently implement vector operations such as
FIR digital filters. It is comprised of four filter cells cascaded
internally and a shift-and- add output stage, all in a single
integrated circuit. Each filter cell contains an 8 x 8 multiplier,
three decimation registers and a 26-bit accumulator which
can add the contents of any filter cell accumulator to the out-
put stage accumulator shifted right by eight-bits. The
HSP43481/883 has a maximum sample rate of 25.6MHz.
The effective multiply-accumulate (MAC) rate is 102MHz.
The HSP43481/883 can be configured to process expanded
coefficient and word sizes. Multiple devices can be cas-
caded for larger filter lengths without degrading the sample
rate or a single device can process larger filter lengths at
less than 25.6MHz with multiple passes. The architecture
permits processing filter lengths of over 1000 taps with the
guarantee of no overflows. In practice, most filter coefficients
are less than 1.0, making even larger filter lengths possible.
The HSP43481/883 provides for unsigned or two鈥檚 comple-
ment arithmetic, independently selectable for coefficients
and signal data.
Each DF filter cell contains three resampling or decimation
registers which permit output sample rate reduction at rates of
1
/
2
,
1
/
3
or
1
/
4
the input sample rate. These registers also pro-
vide the capability to perform 2-D operations such as N x N
spatial correlations/convolutions for image processing appli-
cations.
PACKAGE
68 Lead PGA
68 Lead PGA
Applications
鈥?1-D and 2-D FIR Filters
鈥?Radar/Sonar
鈥?Adaptive Filters
鈥?Echo Cancellation
鈥?Complex Multiply-Add
鈥?Sample Rate Converters
Ordering Information
PART NUMBER
HSP43481GM-20/883
HSP43481GM-25/883
TEMPERA-
TURE RANGE
-55
o
C to +125
o
C
-55
o
C to +125
o
C
Block Diagram
V
CC
DIENB
CIENB
DCM0 - DCM1
ERASE
TCCI
CIN0 - CIN7
RESET
CLK
ADR0 - 1
8
4
V
SS
DIN0 - DIN7 TCS
8
5
8
FILTER
CELL 0
4
2
MUX
RESET
CLK
SHADD
SENBL
SENBH
2
ADR0, ADR1
2
26
OUTPUT
STAGE
26
26
8
8
FILTER
CELL 1
26
8
8
FILTER
CELL 2
26
8
8
FILTER
CELL 3
26
TCCO
8
COUT0 - COUT 7
COENB
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143
|
Intersil and Design is a trademark of Intersil Americas Inc.
Copyright 漏 Intersil Americas Inc. 2001, All Rights Reserved
3-193
File Number
2450.4
DB302