音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

GAL26CLV12D-5LJ Datasheet

  • GAL26CLV12D-5LJ

  • Low Voltage E2CMOS PLD Generic Array Logic

  • 13頁

  • LATTICE   LATTICE

掃碼查看芯片數(shù)據(jù)手冊(cè)

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

GAL26CLV12
Low Voltage E
2
CMOS PLD
Generic Array Logic鈩?/div>
FEATURES
Features
鈥?HIGH PERFORMANCE E
2
CMOS
TECHNOLOGY
鈥?5 ns Maximum Propagation Delay
鈥?Fmax = 200 MHz
鈥?3.5 ns Maximum from Clock Input to Data Output
鈥?UltraMOS
Advanced CMOS Technology
鈥?3.3V LOW VOLTAGE 26CV12 ARCHITECTURE
鈥?JEDEC-Compatible 3.3V Interface Standard
鈥?Inputs and I/O Interface with Standard 5V TTL Devices
鈥?ACTIVE PULL-UPS ON ALL PINS
鈥?E
2
CELL TECHNOLOGY
鈥?Reconfigurable Logic
鈥?Reprogrammable Cells
鈥?100% Tested/100% Yields
鈥?High Speed Electrical Erasure (<100ms)
鈥?20 Year Data Retention
鈥?TWELVE OUTPUT LOGIC MACROCELLS
鈥?Maximum Flexibility for Complex Logic Designs
鈥?Programmable Output Polarity
鈥?PRELOAD AND POWER-ON RESET OF ALL REGISTERS
鈥?100% Functional Testability
鈥?APPLICATIONS INCLUDE:
鈥?Glue Logic for 3.3V Systems
鈥?DMA Control
鈥?State Machine Control
鈥?High Speed Graphics Processing
鈥?Standard Logic Speed Upgrade
鈥?ELECTRONIC SIGNATURE FOR IDENTIFICATION
I
Functional Block Diagram
I/CLK
RESET
INPUT
8
I
8
I
8
I
8
I
OLMC
I/O/Q
OLMC
I/O/Q
OLMC
I/O/Q
PROGRAMMABLE
AND-ARRAY
(122X52)
OLMC
I/O/Q
10
OLMC
I/O/Q
I
12
OLMC
I/O/Q
I
12
OLMC
I/O/Q
I
10
OLMC
I/O/Q
I
8
I
8
I
8
I
8
OLMC
I/O/Q
OLMC
I/O/Q
OLMC
I/O/Q
OLMC
PRESET
I/O/Q
Description
The GAL26CLV12D, at 5 ns maximum propagation delay time,
provides higher performance than its 5V counterpart. The
GAL26CLV12D can interface with both 3.3V and 5V signal levels.
The GAL26CLV12D is manufactured using Lattice Semiconductor's
advanced 3.3V E
2
CMOS process, which combines CMOS with
Electrically Erasable (E
2
) floating gate technology. High speed erase
times (<100ms) allow the devices to be reprogrammed quickly and
efficiently.
The generic architecture provides maximum design flexibility by
allowing the Output Logic Macrocell (OLMC) to be configured by
the user.
Unique test circuitry and reprogrammable cells allow complete AC,
DC, and functional testing during manufacture. As a result, Lattice
Semiconductor delivers 100% field programmability and function-
ality of all GAL products. In addition, 100 erase/write cycles and
data retention in excess of 20 years are specified.
Pin Configuration
PLCC
I/CLK
I/O/Q
I/O/Q
26
25
I
I
2
4
I
I
I
VCC
I
I
I
I
5
I
28
I/O/Q
I/O/Q
I/O/Q
I/O/Q
GND
I/O/Q
I/O/Q
7
GAL26CLV12D
Top View
23
9
21
11
12
14
16
19
18
I/O/Q
I/O/Q
I/O/Q
Copyright 漏 1997 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
I/O/Q
I
I
I
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
July 1997
26clv12_02
1

GAL26CLV12D-5LJ 產(chǎn)品屬性

  • Lattice

  • SPLD - 簡單可編程邏輯器件

  • GAL

  • 12

  • 200 MHz

  • 12

  • 5 ns

  • 3.3 V

  • 130 mA

  • + 75 C

  • 0 C

  • PLCC-28

  • SMD/SMT

  • Tube / Tray

  • 37

  • 3.6 V

  • 3 V

GAL26CLV12D-5LJ相關(guān)型號(hào)PDF文件下載

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時(shí)間周一至周五
9:00-17:30

關(guān)注官方微信號(hào),
第一時(shí)間獲取資訊。

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動(dòng)力!意見一經(jīng)采納,將有感恩紅包奉上哦!