音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

CY7C1323V25 Datasheet

  • CY7C1323V25

  • Memory

  • 26頁(yè)

  • ETC

掃碼查看芯片數(shù)據(jù)手冊(cè)

上傳產(chǎn)品規(guī)格書(shū)

PDF預(yù)覽

398V25
ADVANCE INFORMATION
CY7C1398V25
CY7C1323V25
18-Mb 4-Word Burst SRAM with DDR-I Architecture
Features
鈥?18-Mb Density (2M x 8, 1M x 18, 512K x 36)
鈥?Supports concurrent transactions
鈥?300-MHz Clock for High Bandwidth
鈥?4-Word Burst for reducing address bus frequency
鈥?Double Data Rate (DDR) interfaces (data transferred at
600 MHz) @300 MHz
鈥?Two input clocks (K and K) for precise DDR timing
鈥?SRAM uses rising edges only
鈥?Two output clocks (C and C) accounts for clock skew
and flight time mismatches
鈥?Separate Port Selects for depth expansion
鈥?Synchronous internally self-timed writes
鈥?1.8V core power supply with HSTL Inputs and Outputs
鈥?Variable drive HSTL output buffers
鈥?Expanded HSTL output voltage (1.4V鈥揤
DD
)
鈥?13x15 mm 1.0 mm pitch fBGA package, 165 ball (11x15
matrix)
鈥?JTAG Interface
Functional Description
The CY7C1398V25/CY7C1323V25 are 2.5V Synchronous
Pipelined SRAMs equipped with DDR-I (Double Data Rate)
architecture. The DDR-I consists of an SRAM core with ad-
vanced synchronous peripheral circuitry and a 2-bit burst
counter. Addresses for Read and Write are latched on alter-
nate rising edges of the input (K) clock.Write data is registered
on the rising edges of both K and K. Read data is driven on the
rising edges of C and C if provided, or on the rising edge of K
and K if C/C are not provided. Every read or write operation is
associated with four words that burst sequentially into or out of
the device. The burst counter takes in the least two significant
bits of the external address and bursts four 18-bit words in the
case of CY7C1398V25 and four 36-bit words in the case of
CY7C1323V25. Depth expansion is accomplished with Port
Selects for each port. Port selects allow each port to operate
independently.
Asynchronous inputs include impedance match (ZQ). Syn-
chronous data outputs (Q, sharing the same physical pins as
the data inputs D) are tightly matched to the two output echo
clocks CQ/CQ, eliminating the need to separately capture data
from each individual DDR SRAM in the system design. Output
data clocks (C/C) are also provided for maximum system
clocking and data synchronization flexibility.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the C or C input clocks. Writes are con-
ducted with on-chip synchronous self-timed write circuitry.
Configurations
CY7C1398V25 鈥?1M x 18
CY7C1323V25 鈥?512K x 36
Logic Block Diagram (CY7C1398V25)
A
(1:0)
A
(19:0)
20
18
Write Add. Decode
Read Add. Decode
Address
A
(19:2)
Register
Write Write Write Write
Reg Reg Reg
Reg
Address
Register
20
LD
A
(19:0)
256K x 18 Array
256K x 18 Array
256K x 18 Array
256K x 18 Array
LD
K
K
CLK
Gen.
18
Output
Logic
Control
Read Data Reg.
72
Control
Logic
36
Reg.
36
Reg.
18
Reg.
C
C
CQ
CQ
18
DQ
[17:0]
V
REF
R/W
BWS
[1:0]
Cypress Semiconductor Corporation
Document #: 38-05176 Rev. **
鈥?/div>
3901 North First Street
鈥?/div>
San Jose
鈥?/div>
CA 95134 鈥?408-943-2600
Revised October 22, 2001

CY7C1323V25相關(guān)型號(hào)PDF文件下載

  • 型號(hào)
    版本
    描述
    廠(chǎng)商
    下載
  • 英文版
    16K x 8/9 Dual-Port Static RAM with Sem, Int, Busy
    Cypress
  • 英文版
    32K x 8/9 Dual-Port Static RAM
    Cypress
  • 英文版
    64K/128K x 8/9 Dual-Port Static RAM
    CYPRESS
  • 英文版
    64K/128K x 8/9 Dual-Port Static RAM
    CYPRESS [C...
  • 英文版
    64K/128K x 8/9 Dual-Port Static RAM
    CYPRESS
  • 英文版
    64K/128K x 8/9 Dual-Port Static RAM
    CYPRESS [C...
  • 英文版
    16K x 8/9 Dual-Port Static RAM with Sem, Int, Busy
    Cypress
  • 英文版
    32K x 8/9 Dual-Port Static RAM
    Cypress
  • 英文版
    64K/128K x 8/9 Dual-Port Static RAM
    CYPRESS
  • 英文版
    64K/128K x 8/9 Dual-Port Static RAM
    CYPRESS [C...
  • 英文版
    64K/128K x 8/9 Dual-Port Static RAM
    CYPRESS
  • 英文版
    64K/128K x 8/9 Dual-Port Static RAM
    CYPRESS [C...
  • 英文版
    4K x 16/18 and 8K x 16/18 Dual-Port Static RAM with SEM, INT...
    CYPRESS
  • 英文版
    4K x 16/18 and 8K x 16/18 Dual-Port Static RAM with SEM, INT...
    CYPRESS [C...
  • 英文版
    4K x 16/18 and 8K x 16/18 Dual-Port Static RAM with Sem, Int...
    Cypress
  • 英文版
    16K x 16/18 Dual-Port Static RAM
    Cypress
  • 英文版
    32K/64K x 16/18 Dual-Port Static RAM
    CYPRESS
  • 英文版
    32K/64K x 16/18 Dual-Port Static RAM
    CYPRESS [C...
  • 英文版
    32K/64K x 16/18 Dual-Port Static RAM
    CYPRESS
  • 英文版
    32K/64K x 16/18 Dual-Port Static RAM
    CYPRESS [C...

掃碼下載APP,
一鍵連接廣大的電子世界。

在線(xiàn)人工客服

買(mǎi)家服務(wù):
賣(mài)家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線(xiàn)時(shí)間周一至周五
9:00-17:30

關(guān)注官方微信號(hào),
第一時(shí)間獲取資訊。

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫(kù)提出的寶貴意見(jiàn),您的參與是維庫(kù)提升服務(wù)的動(dòng)力!意見(jiàn)一經(jīng)采納,將有感恩紅包奉上哦!