Spread Aware鈩?/div>
Output enable/disable
Industrial temperature range: 鈥?0擄C to +85擄C
52-Pin 1.0-mm TQFP package
The CY29775 features two reference clock inputs and pro-
vides 14 outputs partitioned in 3 banks of 5, 5, and 4 outputs.
Bank A and Bank B divide the VCO output by 4 or 8 while Bank
C divides by 8 or 12 per SEL(A:C) settings, see
Functional
Table.
These dividers allow output to input ratios of 6:1, 4:1,
3:1, 2:1, 3:2, 4:3, 1:1, and 2:3. Each LVCMOS compatible out-
put can drive 50鈩?series or parallel terminated transmission
lines. For series terminated transmission lines, each output
can drive one or two traces giving the device an effective
fanout of 1:28.
The PLL is ensured stable given that the VCO is configured to
run between 200 MHz to 500 MHz. This allows a wide range
of output frequencies from 8.3 MHz to 200 MHz. For normal
operation, the external feedback input, FB_IN, is connected to
the feedback output, FB_OUT. The internal VCO is running at
multiples of the input reference clock set by the feedback di-
vider, see
Frequency Table.
When PLL_EN is LOW, PLL is bypassed and the reference
clock directly feeds the output dividers. This mode is fully static
and the minimum input clock frequency specification does not
apply.
Description
The CY29775 is a low-voltage high-performance 200-MHz
PLL-based zero delay buffer designed for high-speed clock
distribution applications.
Block Diagram
Pin Configuration
V C O _ S E L(1 ,0)
VCO_SEL0
P L L_ E N
TC LK _ S EL
TC LK 0
T C LK 1
FB _IN
VDDQB
QC1
VDDQC
VDDQC
QC0
VSS
VSS
VSS
QC3
QB0
QC2
NC
PLL
20 0 -
5 00M H z
梅
2
梅4
梅
2 /
梅
4
CLK
S TO P
SELA
梅2
/
梅4
CLK
STOP
Q A0
Q A1
Q A2
Q A3
Q A4
QB0
QB1
Q B2
QB3
QB4
QC0
QC1
QC2
QC3
52 51 50 49 48 47 46 45 44 43 42 41 40
V SS
MR#/OE
CLK_STP#
SELB
SELC
PLL_EN
SELA
TCLK_SEL
TCLK0
TCLK1
V CO_SEL1
V DD
A V DD
1
2
3
4
5
6
7
8
9
10
11
12
13
39
38
37
36
35
34
33
32
31
30
29
28
27
V SS
QB1
V DDQB
QB2
V SS
QB3
V DDQB
QB4
FB_IN
V SS
FB_OUT
V DDFB
NC
CY29775
S E LB
梅4
/
梅6
CLK
STOP
S E LC
C LK _ S TP #
14 15 16 17 18 19 20 21 22 23 24 25 26
FB_SEL0
QA4
AVSS
QA3
VDDQA
VSS
FB_SEL1
QA2
QA1
VDDQA
VSS
QA0
VDDQA
梅4
/
梅6
/
梅8
/
梅12
F B _O U T
F B _S E L(1,0)
M R #/O E
Cypress Semiconductor Corporation
Document #: 38-07480 Rev. **
鈥?/div>
3901 North First Street
鈥?/div>
San Jose
鈥?/div>
CA 95134 鈥?408-943-2600
Revised April 28, 2003
next