FailSafe鈩?PacketClock鈩?/div>
Global Communications Clock Generator
Features
鈥?Fully integrated phase-locked loop (PLL)
鈥?FailSafe鈩?output
鈥?PLL driven by a crystal oscillator that is phase-aligned
with external reference
鈥?Two 6.312-MHz outputs from 8-kHz input
鈥?Low-jitter, high-accuracy outputs
鈥?3.3V 鹵 5% operation
鈥?16-lead TSSOP
Benefits
鈥?Integrated high-performance PLL tailored for telecommuni-
cations frequency synthesis eliminates the need for external
loop filter components
鈥?When reference is off, DCXO maintains clock outputs and
SAFE pin indicates FailSafe conditions
鈥?DCXO maintains continuous operation should the input
reference clock fail
鈥?Glitch-free transition simplifies system design
鈥?Works with commonly available, low-cost 18.432-MHz
crystal
鈥?Zero-ppm error for all output frequencies
鈥?Compatible across industry standard design platforms
鈥?Industry standard package with 6.4 脳 5.0 mm
2
footprint and
a height profile of just 1.1 mm
Logic Block Diagram
external pullable crystal
(18.432M H z)
X IN
input refere nce clock
(typical 8kH z)
IC LK
FA ILS A FE
TM
CONTROL
D IG ITA L
C O N TR O LE D
C R Y S TA L
O S C ILLA TO R
PHASE
LO C K E D
LO O P
CLKA
6.3 12M H z
CLKB
6.3 12M H z
XOUT
O U TP U T
D IV ID E R S
S A FE
IC LK d etected
Cypress Semiconductor Corporation
Document #: 38-07488 Rev. *A
鈥?/div>
3901 North First Street
鈥?/div>
San Jose
,
CA 95134
鈥?/div>
408-943-2600
Revised September 8, 2003
next