SONY
廬
Description
CXK77P36R80GB
33/37/4
Preliminary
8Mb LW R-R HSTL High Speed Synchronous SRAM (256K x 36)
The CXK77P36R80GB is a high speed CMOS synchronous static RAM with common I/O pins, organized as 262,144 words
by 36 bits. This synchronous SRAM integrates input registers, high speed RAM, output registers, and a one-deep write buffer
onto a single monolithic IC. Register - Register (R-R) read operations and Late Write (LW) write operations are supported, pro-
viding a high-performance user interface.
All address and control input signals except G (Output Enable) and ZZ (Sleep Mode) are registered on the rising edge of K
(Input Clock).
During read operations, output data is driven valid from the rising edge of K, one full clock cycle after the address is registered.
During write operations, input data is registered on the rising edge of K, one full clock cycle after the address is registered.
The output drivers are series terminated, and the output impedance is programmable through an external impedance matching
resistor RQ. By connecting RQ between ZQ and V
SS
, the output impedance of all DQ pins can be precisely controlled.
Sleep (power down) mode control is provided through the asynchronous ZZ input. 300 MHz operation is obtained from a single
3.3V power supply. JTAG boundary scan interface is provided using a subset of IEEE standard 1149.1 protocol.
Features
鈥?/div>
3 Speed Bins
-33
-37
-4 (-4A)
Cycle Time / Access Time
3.3ns / 1.7ns
3.7ns / 1.9ns
4.0ns / 2.0ns (1.8ns)
鈥?Single 3.3V power supply (V
DD
): 3.3V
鹵
5%
鈥?Dedicated output supply voltage (V
DDQ
): 1.5V to 1.95V typical
鈥?HSTL-compatible I/O interface with dedicated input reference voltage (V
REF
): V
DDQ
/2 typical
鈥?Register - Register (R-R) read operations
鈥?Late Write (LW) write operations
鈥?Full read/write coherency
鈥?Byte Write capability
鈥?Two cycle deselect
鈥?Differential input clocks (K/K)
鈥?Asynchronous output enable (G)
鈥?Programmable impedance output drivers
鈥?Sleep (power down) mode via dedicated mode pin (ZZ)
鈥?JTAG boundary scan (subset of IEEE standard 1149.1)
鈥?119 pin (7x17), 1.27mm pitch, 14mm x 22mm Ball Grid Array (BGA) package
8Mb LW R-R, rev 1.2
1 / 25
January 10, 2002
next