鈥?/div>
Dedicated clock buffer power pins for reduced
noise, crosstalk and jitter
Buffer XIN Reference clock output
Input clock frequency 33.3 MHz
Output frequencies of 33.3, 66.6, 100 and 133.3
MHz selectable (PCIX requirements)
One output bank of 5 clocks.
SMBus clock control interface for individual clock
disabling and SSCG control
Output clock duty cycle is 50% (鹵 5%)
<250 pS skew between output clocks within a
bank
Output jitter <175 pSec.
Spread Spectrum feature for reduced EMI
OE pins for entire output bank enable control and
testability
28 Pin SSOP and TSSOP package
Test Mode Logic Table
INPUT PINS
OE
HIGH
HIGH
HIGH
HIGH
LOW
S1
LOW
LOW
HIGH
HIGH
X
S0
LOW
HIGH
LOW
HIGH
X
OUTPUT PINS
CLK(0:4)
XIN
2 * XIN
3 * XIN
4 * XIN
Tri-State
REF
XIN
XIN
XIN
XIN
Tri-State
Note:
XIN is the frequency of the clock on the
device鈥檚 XIN pin.
Block Diagram
Pin Configuration
SSCG#
SSCG
Logic
/N
1
0
CLK0
CLK1
CLK2
CLK3
CLK4
OE
GOOD#
REF
REF
VDD
XIN
XOUT
VSS
S0
S1
GOOD#
VSS
IA0
IA1
IA2
1
2
3
4
5
7
8
9
10
11
12
13
14
6
28
27
26
25
24
SDATA
SCLK
VSS
VDDP
CLK0
CLK1
CLK2
VSS
VDDP
CLK3
CLK4
AVDD
VSS
SSCG#
C9531
XIN
XOUT
23
22
21
20
19
18
17
16
15
SDATA
SCLK
IA(0:2)
S(0,1)
I
2
C
Control
Logic
AVDD
OE
Cypress Semiconductor Corporation
525 Los Coches St.
Milpitas, CA 95035. Tel: 408-263-6300, Fax: 408-263-6571
http://www.cypress.com
Document#: 38-07034 Rev. **
05/02/2001
Page 1 of 14