BSI
FEATURES
Very Low Power/Voltage CMOS SRAM
256K X 8 bit
DESCRIPTION
BS62LV2007
鈥?Wide Vcc operation voltage : 2.4V ~ 5.5V
鈥?Very low power consumption :
Vcc = 3.0V C-grade : 20mA (Max.) operating current
I- grade : 25mA (Max.) operating current
0.1uA (Typ.) CMOS standby current
Vcc = 5.0V C-grade : 35mA (Max.) operating current
I- grade : 40mA (Max.) operating current
0.6uA (Typ.) CMOS standby current
鈥?High speed access time :
-70
70ns(Max.) at Vcc = 3.0V
-10
100ns(Max.) at Vcc = 3.0V
鈥?Automatic power down when chip is deselected
鈥?Three state outputs and TTL compatible
鈥?Fully static operation
鈥?Data retention supply voltage as low as 1.5V
鈥?Easy expansion with CE2, CE1, and OE options
The BS62LV2007 is a high performance, very low power CMOS
Static Random Access Memory organized as 262,144 words by 8 bits
and operates in a wide range of 2.4V to 5.5V supply voltage.
Advanced CMOS technology and circuit techniques provide both high
speed and low power features with a typical CMOS standby current of
0.1uA and maximum access time of 70ns in 3V operation.
Easy memory expansion is provided by an active LOW chip
enable (CE1), an active HIGH chip enable (CE2), and active LOW
output enable (OE) and three-state output drivers.
The BS62LV2007 has an automatic power down feature, reducing the
power consumption significantly when chip is deselected.
The BS62LV2007 is available in the JEDEC standard 36 pin
Mini BGA 6x8 mm.
PRODUCT FAMILY
PRODUCT
FAMILY
OPERATING
TEMPERATURE
Vcc
RANGE
SPEED
(ns)
Vcc=
3.0V
POWER DISSIPATION
STANDBY
Operating
(I
CCSB1
, Max)
Vcc=
Vcc=
5.0V
3.0V
(I
CC
, Max)
Vcc=
Vcc=
5.0V
3.0V
PKG
TYPE
BS62LV2007HC
0 C to +70 C
2.4V ~5.5V
O
O
O
O
70/100
6 uA
0.7 uA
35 mA
20 mA
BGA-36-
0608
BS62LV2007HI
-40 C to +85 C
70/100
25 uA
1.5 uA
40 mA
25 mA
PIN CONFIGURATIONS
BLOCK DIAGRAM
A13
A17
A15
A16
A14
A12
A7
A6
A5
A4
Address
Input
Buffer
20
Row
Decoder
1024
Memory Array
1024 x 2048
2048
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
8
Data
Input
Buffer
8
Column I/O
Write Driver
Sense Amp
256
Column Decoder
16
Control
Address Input Buffer
8
Data
Output
Buffer
8
CE1
CE2
WE
OE
Vdd
Gnd
A11 A9 A8 A3 A2 A1 A0 A10
Brilliance Semiconductor Inc
.
reserves the right to modify document contents without notice.
R0201-BS62LV2007
1
Revision 2.0
April 2002