音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

B9948 Datasheet

  • B9948

  • 3.3V, 160-MHz, 1:12 Clock Distribution Buffer

  • 6頁

  • CYPRESS

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預覽

B9948
3.3V, 160-MHz, 1:12 Clock Distribution Buffer
Features
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
160-MHz clock support
LVPECL or LVCMOS/LVTTL clock input
LVCMOS/LVTTL compatible inputs
12 clock outputs: drive up to 24 clock lines
Synchronous Output Enable
Output three-state control
350-ps maximum output-to-output skew
Pin compatible with MPC948
Industrial temp. range: 鈥?0擄C to +85擄C
32-pin TQFP package
Description
The B9948 is a low-voltage clock distribution buffer with the
capability to select either a differential LVPECL or a LVC-
MOS/LVTTL compatible input clock. The two clock sources
can be used to provide for a test clock as well as the primary
system clock. All other control inputs are LVCMOS/LVTTL
compatible. The twelve outputs are 3.3V LVCMOS or LVTTL
compatible and can drive two series terminated 50鈩?transmis-
sion lines. With this capability the B9948 has an effective
fan-out of 1:24. The outputs can also be three-stated via the
three-state input TS#. Low output-to-output skews make the
B9948 an ideal clock distribution buffer for nested clock trees
in the most demanding of synchronous systems.
The B9948 also provides a synchronous output enable input
for enabling or disabling the output clocks. Since this input is
internally synchronized to the input clock, potential output
glitching or runt pulse generation is eliminated.
Block Diagram
Pin Configuration
VSS
Q0
VDDC
Q1
VSS
Q2
VDDC
Q3
VDD
PECL_CLK
PECL_CLK#
TCLK
TCLK_SEL
SYNC_OE
TS#
0
1
VDDC
12
Q0-Q11
TCLK_SEL
TCLK
PECL_CLK
PECL_CLK#
SYNC_OE
TS#
VDD
VSS
1
2
3
4
5
6
7
8
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
B9948
9
10
11
12
13
14
15
16
VSS
Q4
VDDC
Q5
VSS
Q6
VDDC
Q7
Cypress Semiconductor Corporation
Document #: 38-07079 Rev. *D
鈥?/div>
3901 North First Street
鈥?/div>
San Jose
Q11
VDDC
Q10
VSS
Q9
VDDC
Q8
VSS
鈥?/div>
CA 95134 鈥?408-943-2600
Revised December 14, 2002

B9948相關型號PDF文件下載

  • 型號
    版本
    描述
    廠商
    下載
  • 英文版
    3.3V, 160-MHz, 1:10 Clock Distribution Buffer
    CYPRESS
  • 英文版
    3.3V, 160-MHz, 1:10 Clock Distribution Buffer
    CYPRESS [C...
  • 英文版
    3.3V, 160-MHz, 1:9 Clock Distribution Buffer
    CYPRESS
  • 英文版
    3.3V, 160-MHz, 1:9 Clock Distribution Buffer
    CYPRESS [C...
  • 英文版
    3.3V, 160-MHz, 1:12 Clock Distribution Buffer
    CYPRESS
  • 英文版
    3.3V, 160-MHz, 1:12 Clock Distribution Buffer
    CYPRESS [C...
  • 英文版
    3.3V, 160-MHz, 1:12 Clock Distribution Buffer
    CYPRESS
  • 英文版
    2.5V or 3.3V, 200-MHz, 1:18 Clock Distribution Buffer
    CYPRESS [Cypres...
  • 英文版
    2.5V/3.3V, 160-MHz, 1:12 Clock Distribution Buffer
    CYPRESS
  • 英文版
    3.3V, 160-MHz, 1:10 Clock Distribution Buffer
    CYPRESS
  • 英文版
    3.3V, 160-MHz, 1:10 Clock Distribution Buffer
    CYPRESS [C...
  • 英文版
    3.3V, 160-MHz, 1:9 Clock Distribution Buffer
    CYPRESS
  • 英文版
    3.3V, 160-MHz, 1:9 Clock Distribution Buffer
    CYPRESS [C...
  • 英文版
    TWELVE DISTRIBUTED-OUTPUT CLOCK DRIVER|TQFP|32PIN|PLASTIC
    ETC
  • 英文版
    3.3V 160-MHz 1:15 Clock Distribution Buffer
    CYPRESS [Cypres...
  • 英文版
    2.5V/3.3V, 160-MHz, 1:12 Clock Distribution Buffer
    CYPRESS [Cypres...

您可能感興趣的PDF文件資料

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務:
賣家服務:
技術客服:

0571-85317607

網(wǎng)站技術支持

13606545031

客服在線時間周一至周五
9:00-17:30

關注官方微信號,
第一時間獲取資訊。

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務的動力!意見一經(jīng)采納,將有感恩紅包奉上哦!