February 2005
Preliminary Information
廬
AS7C32096A
3.3V 256K 脳 8 CMOS SRAM
Features
鈥?Industrial and commercial temperature
鈥?Organization: 262,144 words 脳 8 bits
鈥?Center power and ground pins
鈥?High speed
- 10/12/15/20 ns address access time
- 4/5/6/7 ns output enable access time
鈥?Equal access and cycle times
鈥?Easy memory expansion with CE, OE inputs
鈥?TTL-compatible, three-state I/O
鈥?JEDEC standard packages
鈥?ESD protection
鈮?/div>
2000 volts
鈥?Latch-up current
鈮?/div>
200 mA
- 44-pin TSOP 2
鈥?Low power consumption: ACTIVE
- 650 mW / max @ 10 ns
鈥?Low power consumption: STANDBY
- 28.8 mW / max CMOS
Logic block diagram
V
CC
GND
Input buffer
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
Pin arrangement
s
44-pin TSOP 2
Row decoder
262,144 脳 8
Array
(2,097,152)
Sense amp
I/O1
I/O8
Column decoder
A10
A11
A12
A13
A14
A15
A16
A17
Control
Circuit
WE
OE
CE
NC
NC
A0
A1
A2
A3
A4
CE
I/O1
I/O2
V
CC
GND
I/O3
I/O4
WE
A5
A6
A7
A8
A9
NC
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
NC
NC
NC
A17
A16
A15
A14
OE
I/O8
I/O7
GND
V
CC
I/O6
I/O5
A13
A12
A11
A10
NC
NC
NC
NC
Selection guide
Maximum address access time
Maximum output enable access time
Maximum operating current
Maximum CMOS standby current
Industrial
Commercial
鈥?0
10
4
180
170
8
鈥?2
12
5
160
150
8
鈥?5
15
6
140
130
8
鈥?0
20
7
110
100
8
Unit
ns
ns
mA
mA
mA
2/24/05, v. 1.0
Alliance Semiconductor
P. 1 of 9
Copyright 漏 Alliance Semiconductor. All rights reserved.
next