CERAMIC SMD CRYSTAL CLOCK OSCILLATOR
WITH VOLTAGE CONTROL
ABVFM SERIES
: PRELIMINARY
5.0 x 7.0 x 1.8mm
FEATURES:
鈥?Based on a proprietary analog multiplier 鈥?2.5V to 3.3V +/- 10% operation
鈥?Tri-State Output
鈥?Ceramic SMD, low profile package
鈥?Ultra low Phase Jitter
鈥?155.52MHz,
311.04MHz,
622.08MHz applications
APPLICATIONS:
鈥?xDSL, Cable Modems
鈥?Customer Premise Equipment (CPE)
鈥?ATM, SONET, SDH, STB
鈥?LAN / WAN Data Communications Equip.
| | | | | | | | | | | | | | |
STANDARD SPECIFICATIONS:
PARAMETERS
Frequency Range
Operating Temperature
Storage Temperature
Overall Frequency Stability
Supply Voltage (Vdd)
Jitter (12KHz - 20MHz)
Low Phase Noise
60 MHz to 320 MHz
0擄C to + 70擄C (see options)
- 55擄C to + 125擄C
鹵 100 ppm max. (see options)
2.5V - 3.3 Vdc 鹵 10%
RMS phase jitter < 0.6pS
period jitter < 20pS peak to peak
-130 dBc/Hz @ 1kHz Offset from 212.5MHz
-140 dBc/Hz @ 10kHz Offset from 212.5MHz
-145 dBc/Hz @ 100kHz Offset from 212.5MHz
TBD Per Crystal
+/- 50ppm
58mA min, 65mA typical, 75mA max.
45% min, 50% typical, 55% max.
V
OH
= VDD-2V (VDD-1.025V min)
V
OL
= VDD-2V (VDD-1.620V max)
0.7ns max, 0.4ns typical
0.7ns max, 0.4ns typical
1.6ns max, 1.2ns typical
45% min, 50% typical, 55% max
60mA max, 55mA typical.
45% min, 50% typical, 55% max
247mV min, 355mV typical, 454mV max
-50mV min, 50mV max
V
OH
= 1.6V max, 1.4V typical
V
OL
= 0.9V min, 1.1V typical
V
OS
= 1.125V min, 1.1V typical, 1.375V max
鈭哣
OS
= 0mV min, 3mV typical, 25mV max
鹵10碌A(chǔ) max, 鹵1碌A(chǔ) typical
0.2ns min, 0.5ns typical, 0.7ns max
0.2ns min, 0.5ns typical, 0.7ns max
Aging (PPM/year)
Pullability
PECL
Supply Current (I
DD
)[Fout = 212.50MHz]
Output Clock Duty Cycle @ V
DD
-1.3V
Output High Voltage
Output Low Voltage
Clock Rise time (t
r
) @ 20/80%
Clock Fall time (t
f
) @ 80/20%
CMOS
Output Clock Rise/ Fall Time [10%~90% VDD with 10pF load]
Output Clock Duty Cycle [Measured @ 50% VDD]
LVDS
Supply Current (I
DD
) [Fout = 212.50MHz]
Output Clock Duty Cycle @ 1.25V
Output Differential Voltage (V
OD
)
VDD Magnitude Change (鈭哣
OD
)
Output High Voltage
Output Low Voltage
Offset Voltage [R
L
= 100鈩
Offset Magnitude Voltage[RL = 100鈩
Power-off Leakage (I
OXD
) [Vout=VDD or GND, VDD=0V]
Differential Clock Rise Time (t
r
) [R
L
=100鈩? CL=10pF]
Differential Clock Fall Time (t
f
) [R
L
=100鈩? CL=10pF]
ABRACON IS
ISO 9001 / QS 9000
CERTIFIED
rev1.1-5/05
30332 Esperanza, Rancho Santa Margarita, California 92688
tel 949-546-8000
|
fax 949-546-8001
| www.abracon.com