74LVX3L384 10-Bit Low Power Bus Switch
February 1996
74LVX3L384
10-Bit Low Power Bus Switch
General Description
The LVX3L384 provides 10 bits of high-speed CMOS TTL-
compatible bus switches The low on resistance of the
switch allows inputs to be connected to outputs without
adding propagation delay or generating additional ground
bounce noise The device is organized as two 5-bit switches
with separate bus enable (BE) signals When BE is low the
switch is on and port A is connected to port B When BE is
high the switch is open and a high-impedance state exists
between the two ports
Features
Y
Y
Y
Y
Y
Y
5X switch connection between two ports
Zero propagation delay
Ultra low power with 0 2
mA
typical I
CC
Zero ground bounce in flow-through mode
Control inputs compatible with TTL level
Available in SOIC TSSOP and QSOP (SSOP 0 15
Body width)
Logic Diagram
Connection Diagram
Pin Assignment for
SOIC QSOP and TSSOP
TL F 11653 鈥?1
TL F 11653 鈥?2
Truth Table
BE A
L
L
H
H
BE B
L
H
L
H
B
0
鈥?B
4
A
0
鈥揂
4
A
0
鈥揂
4
HIGH-Z State
HIGH-Z State
B
5
鈥揃
9
A
5
鈥揂
9
HIGH-Z State
A
5
鈥揂
9
HIGH-Z State
Function
Connect
Connect
Connect
Disconnect
Pin Names
BE A BE B
A
0
鈥揂
9
B
0
鈥揃
9
Description
Bus Switch Enable
Bus A
Bus B
SOIC JEDEC
Order Number
See NS Package Number
74LVX3L384WM
74LVX3L384WMX
M24B
QSOP
74LVX3L384QSC
74LVX3L384QSCX
MQA24
TSSOP
74LVX3L384MTC
74LVX3L384MTCX
MTC24
TRI-STATE is a registered trademark of National Semiconductor Corporation
C
1996 National Semiconductor Corporation
TL F 11653
RRD-B30M17 Printed in U S A
http
www national com