.
.
.
.
.
.
.
.
錚?/div>
= I
OL
= 4 mA (MIN.)
BALANCED PROPAGATION DELAYS
t
PLH
= t
PHL
WIDE OPERATING VOLTAGE RANGE
V
CC
(OPR) = 2 V TO 6 V
PIN AND FUNCTION COMPATIBLE
WITH 54/74LS148
B1R
(Plastic Package)
F1R
(Ceramic Package)
M1R
(Micro Package)
C1R
(Chip Carrier)
ORDER CODES :
M54HC148F1R
M74HC148M1R
M74HC148B1R
M74HC148C1R
DESCRIPTION
The M54/74HC148 is a high speed CMOS 8-TO-3
LINE PRIORITY ENCODER fabricated in silicon
gate C
2
MOS technology.
It has the same high speed performance for LSTTL
combined with true CMOS low power consumption.
The M54/74HC148 encodes eight data lines to
three-line (4-2-1) binary (octal). Cascading circuitry
(enable input EI and enable output EO) has been
provided to allow octal expansion without the need
for external circuitry. Data inputs are active at the
low logic level.
All inputs are equipped with protection circuits
against static discharge and transient excess volt-
age.
INPUT AND OUTPUT EQUIVALENT CIRCUIT
PIN CONNECTIONS
(top view)
NC =
No Internal
Connection
October 1992
1/11