碌
PD6124A, 6600A
14. STANDBY FUNCTION (HALT INSTRUCTION)
The
碌
PD6600A is provided with the standby mode (HALT instruction), in order to reduce the power consumption,
when not executing the program. Clock oscillation can be stopped in the standby mode (STOP mode).
In the standby mode, the program execution stops. However, the contents of the internal registers and the data
memory are all retained.
14.1
STOP MODE (OSCILLATION STOP HALT INSTRUCTION)
In the STOP mode, the operation of the system clock generator (ceramic resonator oscillation circuit) stops.
Therefore, operations requiring the system clock will stop.
If the HALT instruction is executed during timer operation, the program counter stops. The oscillation stop mode
will be initiated, after the timer count down operation is completed.
14.2
HALT MODE (OSCILLATION CONTINUE HALT INSTRUCTION)
The CPU stops its operation, until the HALT release condition is satisfied.
The system clock operation continues in this mode.
14.3
(1)
(2)
(3)
(4)
Remark
STANDBY RELEASE CONDITIONS
S-IN input
K
I/O
input
K
I
input
Timer count down operation completion
Either high level or low level can be specified for setting a release condition by input.
Table 14-1. Standby Mode Releasing Condition
Releasing
Condition
S-IN
K
I/O
D
3
D
2
D
1
D
0
Remarks
When RL
鈫?/div>
A
3
is selected, the standby mode is
always released.
Valid only in the IN mode.
0
0
0
0
0
1
0/1
0
0
0
1
1
0
1
K
I
Timer
Released when 0.
Releasing condition:
鈥?鈥澛仿仿稬ow level detection
鈥?鈥澛仿仿稨igh level detection
15
prev
next