-0.3V.
5. All inputs within 0.3V of ground or V
.
6. I
is the maximum average load current which the DS1321 can supply to the memories in the
鈮?/div>
V
BAT
-0.2V.
7. Measured with a load as shown in Figure 1.
8. Chip Enable Outputs
CEO1
-
CEO4
can only sustain leakage current in the battery backup mode.
9.
CEO1
through
CEO4
will be held high for a time equal to t
REC
after V
CCI
crosses V
CCTP
on power-up.
10.
BW
and
RST
are open drain outputs and, as such, cannot source current. External pullup resistors
should be connected to these pins for proper operation. Both
BW
and
RST
can sink 10 mA.
11. t
CE
maximum must be met to ensure data integrity on power down.
12. In battery backup mode, inputs must never be below ground or above V
CCO
.
DC TEST CONDITIONS
Outputs Open
All voltages are referenced to ground
AC TEST CONDITIONS
Output Load: See below
Input Pulse Levels: 0 - 3.0V
Timing Measurement Reference Levels
Input: 1.5V
Output: 1.5V
Input pulse Rise and Fall Times: 5 ns
OUTPUT LOAD
Figure 3
*INCLUDING SCOPE AND JIG CAPACITANCE
11 of 12