鈻?/div>
4 banks x 4Mbit x 16 organization
4 banks x 8Mbit x 8 organization
4 banks x16Mbit x 4 organization
High speed data transfer rates up to 166 MHz
Full Synchronous Dynamic RAM, with all signals
referenced to clock rising edge
Single Pulsed RAS Interface
Data Mask for Read/Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 3
Programmable Wrap Sequence: Sequential or
Interleave
Programmable Burst Length:
1, 2, 4, 8 for Sequential Type
1, 2, 4, 8 for Interleave Type
Multiple Burst Read with Single Write Operation
Automatic and Controlled Precharge Command
Random Column Address every CLK (1-N Rule)
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8192 cycles/64 ms
Available in 54 Pin TSOP II, 60 Ball WBGA and
SOC BGA
LVTTL Interface
Single +3.3 V
鹵0.3
V Power Supply
Description
The V54C3256(16/80/40)4V(T/S/B) is a four
bank Synchronous DRAM organized as 4 banks x
4Mbit x 16, 4 banks x 8Mbit x 8, or 4 banks x 16Mbit
x 4. The V54C3256(16/80/40)4V(T/S/B) achieves
high speed data transfer rates up to 166 MHz by
employing a chip architecture that prefetches multi-
ple bits and then synchronizes the output data to a
system clock
All of the control, address, data input and output
circuits are synchronized with the positive edge of
an externally supplied clock.
Operating the four memory banks in an inter-
leaved fashion allows random access operation to
occur at higher rate than is possible with standard
DRAMs. A sequential and gapless data rate of up to
166 MHz is possible depending on burst length,
CAS latency and speed grade of the device.
鈻?/div>
鈻?/div>
鈻?/div>
鈻?/div>
鈻?/div>
鈻?/div>
鈻?/div>
鈻?/div>
鈻?/div>
Device Usage Chart
Operating
Temperature
Range
0擄C to 70擄C
Package Outline
T/S/B
鈥?/div>
Access Time (ns)
6
鈥?/div>
Power
8PC
鈥?/div>
7PC
鈥?/div>
7
鈥?/div>
Std.
鈥?/div>
L
鈥?/div>
Temperature
Mark
Blank
V54C3256(16/80/40)4V(T/S/B) Rev. 1.6 September 2002
1
next
V54C3256164VT相關(guān)型號(hào)PDF文件下載
-
型號(hào)
版本
描述
廠商
下載
-
英文版
128Mbit SDRAM 3.3 VOLT, BGA PACKAGE
MOSEL
-
英文版
128Mbit SDRAM 3.3 VOLT, BGA PACKAGE
MOSEL [Mos...
-
英文版
256Mbit SDRAM 3.3 VOLT, TSOP II / SOC BGA / WBGA PACKAGE 16M...
MOSEL
-
英文版
256Mbit SDRAM 3.3 VOLT, TSOP II / SOC BGA / WBGA PACKAGE 16M...
MOSEL [Mos...
-
英文版
x8 Pseudo-Static RAM
ETC
-
英文版
x8 Pseudo-Static RAM
ETC
-
英文版
x8 Pseudo-Static RAM
ETC
-
英文版
200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMA...
MOSEL
-
英文版
200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMA...
MOSEL [Mos...
-
英文版
HIGH PERFORMANCE 166/143/125 MHz 3.3 VOLT 4M X 16 SYNCHRONOU...
MOSEL
-
英文版
HIGH PERFORMANCE 225/200/166/143 MHz 3.3 VOLT 4M X 16 SYNCHR...
MOSEL [Mos...
-
英文版
HIGH PERFORMANCE 166/143/125 MHz 3.3 VOLT 4M X 16 SYNCHRONOU...
MOSEL [Mos...
-
英文版
200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMA...
MOSEL
-
英文版
200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMA...
MOSEL [Mos...
-
英文版
200/183/166 MHz 3.3 VOLT ULTRA HIGH PERFORMANCE 1M X 32 SDRA...
MOSEL
-
英文版
200/183/166 MHz 3.3 VOLT ULTRA HIGH PERFORMANCE 1M X 32 SDRA...
MOSEL [Mos...
-
英文版
200/183/166/143 MHz 3.3 VOLT ULTRA HIGH PERFORMANCE 2M X 32 ...
MOSEL
-
英文版
200/183/166/143 MHz 3.3 VOLT ULTRA HIGH PERFORMANCE 2M X 32 ...
MOSEL [Mos...
-
英文版
200/183/166/143 MHz 3.3 VOLT, 2K REFRESH ULTRA HIGH PERFORMA...
MOSEL
-
英文版
200/183/166/143 MHz 3.3 VOLT, 2K REFRESH ULTRA HIGH PERFORMA...
MOSEL [Mos...