DATA SHEET
MOS INTEGRATED CIRCUIT
碌
PD44321182, 44321362
32M-BIT ZEROSB
TM
SRAM
PIPELINED OPERATION
Description
The
碌
PD44321182 is a 2,097,152-word by 18-bit and the
碌
PD44321362 is a 1,048,576-word by 36-bit ZEROSB
static RAM fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.
The
碌
PD44321182 and
碌
PD44321362 are optimized to eliminate dead cycles for read to write, or write to read
transitions. These ZEROSB static RAMs integrate unique synchronous peripheral circuitry, 2-bit burst counter and
output buffer as well as SRAM core. All input registers are controlled by a positive edge of the single clock input
(CLK).
The
碌
PD44321182 and
碌
PD44321362 are suitable for applications which require synchronous operation, high speed,
low voltage, high density and wide bit configuration, such as buffer memory.
ZZ has to be set LOW at the normal operation. When ZZ is set HIGH, the SRAM enters Power Down State (鈥淪leep鈥?.
In the 鈥淪leep鈥?state, the SRAM internal state is preserved. When ZZ is set LOW again, the SRAM resumes normal
operation.
The
碌
PD44321182 and
碌
PD44321362 are packaged in 100-pin PLASTIC LQFP with a 1.4 mm package thickness for
high density and low capacitive loading.
Features
鈥?/div>
Low voltage core supply : V
DD
= 3.3 鹵 0.165 V / 2.5 鹵 0.125 V
鈥?/div>
Synchronous operation
鈥?/div>
100 percent bus utilization
鈥?/div>
Internally self-timed write control
鈥?/div>
Burst read / write : Interleaved burst and linear burst sequence
鈥?/div>
Fully registered inputs and outputs for pipelined operation
鈥?/div>
All registers triggered off positive clock edge
鈥?/div>
3.3V or 2.5V LVTTL Compatible : All inputs and outputs
鈥?/div>
Fast clock access time : 3.2 ns (200 MHz)
鈥?/div>
Asynchronous output enable : /G
鈥?/div>
Burst sequence selectable : MODE
鈥?/div>
Sleep mode : ZZ (ZZ = Open or Low : Normal operation)
鈥?/div>
Separate byte write enable : /BW1 to /BW4 (
碌
PD44321362)
/BW1 and /BW2 (
碌
PD44321182)
鈥?/div>
Three chip enables for easy depth expansion
鈥?/div>
Common I/O using three state outputs
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with NEC Electronics sales
representative for availability and additional information.
Document No. M16024EJ5V0DS00 (5th edition)
Date Published April 2005 NS CP(K)
Printed in Japan
The mark
shows major revised points.
2002, 2005
next
UPD44321182GF-A50相關(guān)型號PDF文件下載
-
型號
版本
描述
廠商
下載
-
英文版
ETC
-
英文版
ETC
-
英文版
ETC
-
英文版
ETC
-
英文版
ETC
-
英文版
2,048 x 8-BIT STATIC CMOS RAM
-
英文版
ETC
-
英文版
ETC
-
英文版
UPD4016_NEC.pdf
-
英文版
ETC
-
英文版
ETC
-
英文版
8,192 x 8-BIT NMOS XRAM
NEC [NEC]
-
英文版
ETC
-
英文版
x8 SRAM
ETC
-
英文版
x8 SRAM
ETC
-
英文版
INCREMENTAL ENCODER 8-BIT UP/DOWN COUNTER CMOS INTEGRATED CI...
-
英文版
INCREMENTAL ENCODER 8-BIT UP/DOWN COUNTER CMOS INTEGRATED CI...
NEC [NEC]
-
英文版
EXTENSION 8-BIT UP/DOWN COUNTER CMOS INTEGRATED CIRCUITS
-
英文版
EXTENSION 8-BIT UP/DOWN COUNTER CMOS INTEGRATED CIRCUITS
NEC [NEC]
-
英文版
RS-232 LINE DRIVER/RECEIVER AT 3.3 V/5 V