鈥?/div>
CPU32+ Processor (4.5 MIPS at 25 MHz)
鈥?32-bit Version of the CPU32 Core (Fully Compatible with the CPU32)
鈥?Background Debug Mode
鈥?Byte-misaligned Addressing
Up to 32-bit Data Bus (Dynamic Bus Sizing for 8 and 16 Bits)
Up to 32 Address Lines (At Least 28 Always Available)
Complete Static Design (0 - 25 MHz Operation)
Slave Mode to Disable CPU32+ (Allows Use with External Processors)
鈥?Multiple QUICCs Can Share One System Bus (One Master)
鈥?TS68040 Companion Mode Allows QUICC to be a TS68040 Companion Chip and
Intelligent Peripheral (22 MIPS at 25 MHz)
鈥?Peripheral Device of TSPC603e (see DC415/D note)
Four General-purpose Timers
鈥?Superset of MC68302 Timers
鈥?Four 16-bit Timers or Two 32-bit Timers
鈥?Gate Mode Can Enable/Disable Counting
Two Independent DMAs (IDMAs)
System Integration Module (SIM60)
Communications Processor Module (CPM)
Four Baud Rate Generators
Four SCCs (Ethernet/IEEE 802.3 Optional on SCC1-Full 10 Mbps Support)
Two SMC
V
CC
= +5V 鹵 5%
f
max
= 25 MHz and 33 MHz
Military Temperature Range: -55擄C < T
C
< +125擄C
P
D
= 1.4 W at 25 MHz; 5.25V
2 W at 33 MHz; 5.25V
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
32-bit Quad
Integrated
Communication
Controller
TS68EN360
Description
The TS68EN360 QUad Integrated Communication Controller (QUICC
鈩?/div>
) is a versatile
one-chip integrated microprocessor and peripheral combination that can be used in a
variety of controller applications. It particularly excels in communications activities.
The QUICC (pronounced 鈥渜uick鈥? can be described as a next-generation TS68302
with higher performance in all areas of device operation, increased flexibility, major
extensions in capability, and higher integration. The term 鈥渜uad鈥?comes from the fact
that there are four serial communications controllers (SCCs) on the device; however,
there are actually seven serial channels: four SCCs, two serial management control-
lers (SMCs), and one serial peripheral interface (SPI).
Screening/Quality
This product is manufactured in full compliance with:
鈥?/div>
鈥?/div>
鈥?/div>
MIL-STD-883 (class B)
QML (class Q)
or according to Atmel standards
Rev. 2113A鈥揌IREL鈥?3/02
1
next
TS68EN360MR1B/C25L相關(guān)型號(hào)PDF文件下載
-
型號(hào)
版本
描述
廠商
下載
-
英文版
Microprocessor
ETC
-
英文版
HMOS 16/32-BIT MICROPROCESSOR
STMICROELECTRON...
-
英文版
HCMOS 32-bit Virtual Memory Microprocessor
-
英文版
HCMOS 32-bit Virtual Memory Microprocessor
ATMEL [ATM...
-
英文版
Third- Generation 32-bit Microprocessor
-
英文版
Third- Generation 32-bit Microprocessor
ATMEL [ATM...
-
英文版
HMOS PARALLEL INTERFACE/TIMER
-
英文版
HMOS PARALLEL INTERFACE/TIMER
STMICROELECTRON...
-
英文版
Integrated Multiprotocol Processor IMP
-
英文版
Integrated Multiprotocol Processor IMP
ATMEL [ATM...
-
英文版
High performance 32-bit integrated microcontroller
-
英文版
High performance 32-bit integrated microcontroller
ATMEL [ATM...
-
英文版
CMOS Enhanced Floating-point Co-processor
-
英文版
CMOS Enhanced Floating-point Co-processor
ATMEL [ATM...
-
英文版
HMOS PARALLEL INTERFACE/TIMER
-
英文版
HMOS PARALLEL INTERFACE/TIMER
STMICROELECTRON...
-
英文版
LOW POWER HCMOS 16/32 BIT MICROPROCESSOR
ETC
-
英文版
LOW POWER HCMOS 16/32 BIT MICROPROCESSOR
ETC [ETC]
-
英文版
HMOS PARALLEL INTERFACE/TIMER
-
英文版
HMOS PARALLEL INTERFACE/TIMER
STMICROELECTRON...