TMS320C206, TMS320LC206
DIGITAL SIGNAL PROCESSORS
SPRS065B 鈥?JUNE 1998 鈥?REVISED JANUARY 1999
D
D
D
D
D
D
D
D
D
D
D
High-Performance Static CMOS Technology
Includes the 鈥?20C2xLP Core CPU
TMS320C206, TMS320LC206 are Members
of the 鈥機(jī)20x/鈥機(jī)2000 Platform Which Also
Includes the TMS320C203/LC203 and
TMS320F206 Devices
Instruction-Cycle Time 25 ns at 3.3 V
Source Code Compatible With TMS320C25
and other 鈥?0x Devices
Upwardly Code-Compatible With
TMS320C5x Devices
Four External Interrupts
TMS320C206, 5-V I/O (3.3-V core)
TMS320LC206, 3.3-V core and I/O
TMS320C206, TMS320LC206 Integrated
Memory:
鈥?544
脳
16 Words of On-Chip Dual-Access
Data RAM
鈥?32K
脳
16 Words of On-Chip ROM
鈥?4K
脳
16 Words of On-Chip Single-Access
Program/ Data RAM
224K
脳
16-Bit Maximum Addressable
External Memory Space
鈥?64K Program
鈥?64K Data
鈥?64K Input/Output (I/O)
鈥?32K Global
D
D
D
D
D
D
D
D
D
D
32-Bit Arithmetic Logic Unit (ALU )
Accumulator
16
脳
16-Bit Multiplier With a 32-Bit Product
Block Moves from Data and Program
Space
TMS320C206, TMS320LC206 Peripherals:
鈥?On-Chip 20-Bit Timer
鈥?On-Chip Software-Programmable
Wait-State (0 to 7) Generator
鈥?On-Chip Oscillator
鈥?On-Chip Phase-Locked Loop (PLL)
鈥?Six General-Purpose I/O Pins
鈥?Full-Duplex Asynchronous Serial Port
(UART)
鈥?Enhanced Synchronous Serial Port
(ESSP) With Four-Level-Deep FIFOs
Input Clock Options
鈥?Options: Multiply-by-One, -Two, or -Four,
and Divide-by-Two ( 1, 2, 4, and 2)
Support of Hardware Wait States
Power Down IDLE Mode
IEEE 1149.1
鈥?/div>
-Compatible Scan-Based
Emulation
TMS320C206, TMS320LC206 100-Pin PZ
Package, Small Thin Quad Flat Package
(TQFP)
Industrial Temperature Version Planned,
(鈥?40擄C to 85擄C)
description
The Texas Instruments (TI鈩? TMS320C206
鈥?/div>
and TMS320LC206
鈥?/div>
digital signal processors (DSPs) are
fabricated with static CMOS integrated-circuit technology. The architectural design is based upon that of the
TMS320C20x series and is optimized for low-power operation. The combination of advanced Harvard
architecture, on-chip peripherals, on-chip memory, and a highly specialized instruction set is the basis of the
operational flexibility and speed of the 鈥機(jī)206.
The 鈥機(jī)206 offers these advantages:
D
D
D
D
D
Enhanced TMS320 architectural design for increased performance and versatility
Advanced integrated-circuit processing technology for increased performance
鈥機(jī)206 devices are pin- and code-compatible with 鈥機(jī)203 and 鈥橣206 devices.
Source code for the 鈥機(jī)206 DSPs is software-compatible with the 鈥機(jī)1x and 鈥機(jī)2x DSPs and is upwardly
compatible with fifth-generation DSPs (鈥機(jī)5x)
New static-design techniques for minimizing power consumption and increasing radiation tolerance
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
鈥?IEEE Standard 1149.1 - 1990, IEEE Standard Test-Access Port
鈥?Device numbers are hereafter referred to in the data sheet as 鈥機(jī)206, unless otherwise specified.
TI is a trademark of Texas Instruments Incorporated.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
Copyright
漏
1999, Texas Instruments Incorporated
POST OFFICE BOX 1443
鈥?/div>
HOUSTON, TEXAS 77251鈥?443
1
next