TMS320C6202, TMS320C6202B, TMS320C6203, TMS320C6204
FIXED-POINT DIGITAL SIGNAL PROCESSORS
SPRS104A 鈥?OCTOBER 1999 鈥?REVISED MARCH 2000
D
Highest Performance Fixed-Point Digital
Signal Processors (DSPs) TMS320C62x
鈥?5-, 4-, 3.33-ns Instruction Cycle Time
鈥?200-, 250-, 300-MHz Clock Rate
鈥?Eight 32-Bit Instructions/Cycle
鈥?1600, 2 000, 2 400 MIPS
VelociTI鈩?Advanced Very Long Instruction
Word (VLIW) 鈥機62x CPU Core
鈥?Eight Highly Independent Functional
Units:
鈥?Six ALUs (32-/40-Bit)
鈥?Two 16-Bit Multipliers (32-Bit Result)
鈥?Load-Store Architecture With 32 32-Bit
General-Purpose Registers
鈥?Instruction Packing Reduces Code Size
鈥?All Instructions Conditional
Instruction Set Features
鈥?Byte-Addressable (8-, 16-, 32-Bit Data)
鈥?8-Bit Overflow Protection
鈥?Saturation
鈥?Bit-Field Extract, Set, Clear
鈥?Bit-Counting
鈥?Normalization
On-Chip SRAM
鈥?1M-Bit (鈥機6204)
鈥?3M-Bit (鈥機6202/鈥機6202B)
鈥?7M-Bit (鈥機6203)
32-Bit External Memory Interface (EMIF)
鈥?Glueless Interface to Synchronous
Memories: SDRAM or SBSRAM
鈥?Glueless Interface to Asynchronous
Memories: SRAM and EPROM
鈥?52M-Byte Addressable External Memory
Space
Four-Channel Bootloading
Direct-Memory-Access (DMA) Controller
With an Auxiliary Channel
D
Flexible Phase-Locked-Loop (PLL) Clock
D
Generator
32-Bit Expansion Bus
鈥?Glueless/Low-Glue Interface to Popular
PCI Bridge Chips
鈥?Glueless/Low-Glue Interface to Popular
Synchronous or Asynchronous
Microprocessor Buses
鈥?Master/Slave Functionality
鈥?Glueless Interface to Synchronous FIFOs
and Asynchronous Peripherals
Multichannel Buffered Serial Ports
(McBSPs)
鈥?Direct Interface to T1/E1, MVIP, SCSA
Framers
鈥?ST-Bus-Switching Compatible
鈥?Up to 256 Channels Each
鈥?AC97-Compatible
鈥?Serial-Peripheral Interface (SPI)
Compatible (Motorola鈩?
Two 32-Bit General-Purpose Timers
IEEE-1149.1 (JTAG
鈥?/div>
)
Boundary-Scan-Compatible
352-Pin BGA Package (GJL) (鈥?2/02B/03)
384-Pin BGA Package (GLS) (鈥?2/02B/03)
340-Pin BGA Package (GLW) (鈥機6204 only)
鈥?Pin-Compatible With the GLS Package
Except Inner Row of Balls (Additional
Power and Ground Pins) are Removed
鈥?/div>
0.18-碌m/5-Level Metal Process (鈥?202 only)
0.15-碌m/5-Level Metal Process (鈥?2B/03/04)
鈥?CMOS Technology
3.3-V I/Os, 1.8-V Internal (鈥機6202 only)
3.3-V I/Os, 1.5-V Internal (鈥機6202B/03/04)
D
D
D
D
D
D
D
D
D
D
D
D
D
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
VelociTI is a trademark of Texas Instruments Incorporated.
Motorola is a trademark of Motorola, Inc.
鈥?IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
鈥?For more details, see the GLS/GLW BGA package bottom view.
This document contains information on products in more than one phase
of development. The status of each device is indicated on the page(s)
specifying its electrical characteristics.
Copyright
漏
2000, Texas Instruments Incorporated
POST OFFICE BOX 1443
鈥?/div>
HOUSTON, TEXAS 77251鈥?443
1
PRODUCT PREVIEW
next