音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

SY10EL34ZCTR Datasheet

  • SY10EL34ZCTR

  • 5V/3.3V ±2, ±4, ±8 CLOCK GENERATION CHIP

  • 4頁

  • MICREL   MICREL

掃碼查看芯片數據手冊

上傳產品規(guī)格書

PDF預覽

5V/3.3V
2,
4,
8 CLOCK
GENERATION CHIP
ClockWorks鈩?/div>
SY10EL34/L
SY100EL34/L
FEATURES
s
3.3V and 5V power supply options
s
50ps output-to-output skew
s
Synchronous enable/disable
s
Master Reset for synchronization
s
Internal 75K
鈩?/div>
input pull-down resistors
s
Available in 16-pin SOIC package
DESCRIPTION
The SY10/100EL34/L are low skew
梅2, 梅4, 梅8
clock
generation chips designed explicitly for low skew clock
generation applications. The internal dividers are
synchronous to each other, therefore, the common output
edges are all precisely aligned. The devices can be driven
by either a differential or single-ended ECL or, if positive
power supplies are used, PECL input signal. In addition,
by using the V
BB
output, a sinusoidal source can be AC-
coupled into the device. If a single-ended input is to be
used, the V
BB
output should be connected to the CLK
input and bypassed to ground via a 0.01碌F capacitor.
The V
BB
output is designed to act as the switching
reference for the input of the EL34/L under single-ended
input conditions. As a result, this pin can only source/
sink up to 0.5mA of current.
The common enable (EN) is synchronous so that the
internal dividers will only be enabled/disabled when the
internal clock is already in the LOW state. This avoids
any chance of generating a runt clock pulse on the
internal clock when the device is enabled/disabled as
can happen with an asynchronous control. An internal
runt pulse could lead to losing synchronization between
the internal divider stages. The internal enable flip-flop is
clocked on the falling edge of the divider stages. The
internal enable flip-flop is clocked on the falling edge of
the input clock, therefore, all associated specification
limits are referenced to the negative edge of the clock
input.
Upon start-up, the internal flip-flops will attain a random
state; the master reset (MR) input allows for the
synchronization of the internal dividers, as well as for
multiple EL34/Ls in a system.
PIN CONFIGURATION/BLOCK DIAGRAM
Q
0
Q
0
1
Q
梅2
R
Q D
16
15
14
13
Q
梅4
R
V
CC
EN
NC
CLK
CLK
V
BB
MR
V
EE
2
V
CC
3
R
Q
1
Q
1
4
5
12
11
10
V
CC
6
Q
2
Q
2
7
Q
梅8
R
8
9
SOIC
TOP VIEW
PIN NAMES
Pin
CLK
EN
MR
V
BB
Q
0
Q
1
Q
2
Function
Differential Clock Inputs
Synchronous Enable
Master Reset
Reference Output
Differential
梅2
Outputs
Differential
梅4
Outputs
Differential
梅8
Outputs
Rev.: F
Amendment: /0
1
Issue Date: August, 1998

SY10EL34ZCTR相關型號PDF文件下載

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務:
賣家服務:
技術客服:

0571-85317607

網站技術支持

13606545031

客服在線時間周一至周五
9:00-17:30

關注官方微信號,
第一時間獲取資訊。

建議反饋

聯系人:

聯系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務的動力!意見一經采納,將有感恩紅包奉上哦!