鈥?/div>
Processor clock multipliers 2, 2.5, 3, 3.5, 4, 4.5, 5, 6, 7, 8, 9
鈥?/div>
IEEE 1149.1 JTAG boundary scan
鈥?Integrated on-chip caches
鈥?/div>
32KB instruction and 32KB data - 2-way set associative
鈥?/div>
Virtually indexed, physically tagged
鈥?/div>
Write-back and write-through on a per-page basis
鈥?/div>
Pipeline restart on first doubleword for data cache misses
鈥?Integrated secondary cache controller (R5000 compatible)
鈥?/div>
Supports 512K or 2MByte block write-through secondary
鈥?Integrated memory management unit
鈥?/div>
Fully associative joint TLB (shared by I and D translations)
鈥?/div>
48 dual-entries map 96 pages
鈥?/div>
Variable page size (4KB to 16MB in 4x increments)
鈥?High-performance floating point unit - up to 700 MFLOPS
鈥?/div>
Single cycle repeat rate for common single precision opera-
tions and some double precision operations
鈥?/div>
Two cycle repeat rate for double precision multiply and dou-
ble precision combined multiply-add operations
鈥?/div>
Single cycle repeat rate for single precision combined multi-
ply-add operation
鈥?MIPS IV instruction set
鈥?/div>
Floating point multiply-add instruction increases perfor-
mance in signal processing and graphics applications
鈥?/div>
Conditional moves to reduce branch frequency
鈥?/div>
Index address modes (register + register)
鈥?Embedded application enhancements
鈥?/div>
Specialized DSP integer Multiply-Accumulate instructions
and 3-operand multiply instruction
鈥?/div>
Instruction and Data cache locking by set
鈥?/div>
Optional dedicated exception vector for interrupts
鈥?Fully static CMOS design with power down logic
鈥?/div>
Standby reduced power mode with WAIT instruction
鈥?/div>
2.5V core with 3.3V IO鈥檚
鈥?304-pin SBGA package (31x31mm)
BLOCK DIAGRAM
Extenal Cache Controller
Primary Data Cache
2-way Set Associative
DTag
DTLB
ITag
ITLB
Primary Instruction Cache
2-way Set Associative
A/D Bus
Pad Bus
Store Buffer
Write Buffer
Read Buffer
Pad Buffer
Address Buffer
Instruction Dispatch Unit
FP
Instruction
Register
FP Bus
Integer Bus
Integer
Instruction
Register
D Bus
Floating-Point Control
Floating-Point
Load/Align
Floating-Point
Register File
Packer/Unpacker
Joint TLB
DVA
Load Aligner
Integer Address/Adder
System/Memory
Control
PC Incrementer
FA Bus
IVA
Shifter/Store Aligner
Logic Unit
Floating-Point
MultAdd, Add, Sub,
Cvt, Div, Sqrt
Branch PC Adder
ITLB Virtual
Program Counter
DTLB Virtual
PLL/Clocks
Int Mult, Div, Madd
Quantum Effect Devices
www.qedinc.com
RM5271 Microprocessor, Document Rev. 1.3
Integer Control
Coprocessor 0
Integer Register File
1
next
RM5271-266S相關(guān)型號PDF文件下載
-
型號
版本
描述
廠商
下載
-
英文版
RM5231⑩ Microprocessor with 32-Bit System Bus Data S...
PMC [PMC-S...
-
英文版
RM5261⑩ Microprocessor with 64-Bit System Bus Data S...
PMC [PMC-S...
-
英文版
64-Bit MIPS RISC Microprocessor with 32/64-Bit System Bus
PMC
-
英文版
64-Bit MIPS RISC Microprocessor with 32/64-Bit System Bus
PMC [PMC-S...
-
英文版
RM5231A⑩ Microprocessor with 32-Bit System Bus Data ...
PMC [PMC-S...
-
英文版
64-Bit MIPS RISC Microprocessor with 32/64-Bit System Bus
PMC
-
英文版
64-Bit MIPS RISC Microprocessor with 32/64-Bit System Bus
PMC [PMC-S...
-
英文版
RM5261A⑩ Microprocessor with 64-Bit System Bus Data ...
PMC [PMC-S...
-
英文版
64-Bit Microprocessor
ETC
-
英文版
64-Bit Microprocessor
-
英文版
64-Bit Microprocessor
ETC
-
英文版
64-Bit Microprocessor
-
英文版
64-Bit Microprocessor
ETC
-
英文版
64-Bit Microprocessor
-
英文版
64-Bit Microprocessor
ETC
-
英文版
64-Bit Microprocessor
-
英文版
64-Bit Microprocessor
ETC
-
英文版
64-Bit Microprocessor
-
英文版
64-Bit Microprocessor
ETC
-
英文版
64-Bit Microprocessor