音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

RM5271-266S Datasheet

  • RM5271-266S

  • 64-Bit Microprocessor

  • 24頁

  • ETC

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

RM5271鈩?Microprocessor
with External Cache Interface
Document Rev. 1.3
Date: 02/2000
FEATURES
鈥?Dual Issue superscalar microprocessor
鈥?/div>
200, 250, 266, 300, 350 MHz operating frequencies
鈥?/div>
420 Dhrystone 2.1 MIPS maximum
鈥?High-performance system interface
鈥?/div>
64-bitmultiplexed system address/data bus for optimum
price/performance with up to 125MHz operation frequency
鈥?/div>
High-performance write protocols to maximize uncached
write bandwidth
鈥?/div>
Processor clock multipliers 2, 2.5, 3, 3.5, 4, 4.5, 5, 6, 7, 8, 9
鈥?/div>
IEEE 1149.1 JTAG boundary scan
鈥?Integrated on-chip caches
鈥?/div>
32KB instruction and 32KB data - 2-way set associative
鈥?/div>
Virtually indexed, physically tagged
鈥?/div>
Write-back and write-through on a per-page basis
鈥?/div>
Pipeline restart on first doubleword for data cache misses
鈥?Integrated secondary cache controller (R5000 compatible)
鈥?/div>
Supports 512K or 2MByte block write-through secondary
鈥?Integrated memory management unit
鈥?/div>
Fully associative joint TLB (shared by I and D translations)
鈥?/div>
48 dual-entries map 96 pages
鈥?/div>
Variable page size (4KB to 16MB in 4x increments)
鈥?High-performance floating point unit - up to 700 MFLOPS
鈥?/div>
Single cycle repeat rate for common single precision opera-
tions and some double precision operations
鈥?/div>
Two cycle repeat rate for double precision multiply and dou-
ble precision combined multiply-add operations
鈥?/div>
Single cycle repeat rate for single precision combined multi-
ply-add operation
鈥?MIPS IV instruction set
鈥?/div>
Floating point multiply-add instruction increases perfor-
mance in signal processing and graphics applications
鈥?/div>
Conditional moves to reduce branch frequency
鈥?/div>
Index address modes (register + register)
鈥?Embedded application enhancements
鈥?/div>
Specialized DSP integer Multiply-Accumulate instructions
and 3-operand multiply instruction
鈥?/div>
Instruction and Data cache locking by set
鈥?/div>
Optional dedicated exception vector for interrupts
鈥?Fully static CMOS design with power down logic
鈥?/div>
Standby reduced power mode with WAIT instruction
鈥?/div>
2.5V core with 3.3V IO鈥檚
鈥?304-pin SBGA package (31x31mm)
BLOCK DIAGRAM
Extenal Cache Controller
Primary Data Cache
2-way Set Associative
DTag
DTLB
ITag
ITLB
Primary Instruction Cache
2-way Set Associative
A/D Bus
Pad Bus
Store Buffer
Write Buffer
Read Buffer
Pad Buffer
Address Buffer
Instruction Dispatch Unit
FP
Instruction
Register
FP Bus
Integer Bus
Integer
Instruction
Register
D Bus
Floating-Point Control
Floating-Point
Load/Align
Floating-Point
Register File
Packer/Unpacker
Joint TLB
DVA
Load Aligner
Integer Address/Adder
System/Memory
Control
PC Incrementer
FA Bus
IVA
Shifter/Store Aligner
Logic Unit
Floating-Point
MultAdd, Add, Sub,
Cvt, Div, Sqrt
Branch PC Adder
ITLB Virtual
Program Counter
DTLB Virtual
PLL/Clocks
Int Mult, Div, Madd
Quantum Effect Devices
www.qedinc.com
RM5271 Microprocessor, Document Rev. 1.3
Integer Control
Coprocessor 0
Integer Register File
1

RM5271-266S相關(guān)型號PDF文件下載

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時(shí)間周一至周五
9:00-17:30

關(guān)注官方微信號,
第一時(shí)間獲取資訊。

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動(dòng)力!意見一經(jīng)采納,將有感恩紅包奉上哦!