音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

MT90503AG Datasheet

  • MT90503AG

  • 2048VC AAL1 SAR

  • 233頁

  • ZARLINK   ZARLINK

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

MT90503
2048VC AAL1 SAR
Data Sheet
Features
鈥?/div>
AAL1 Segmentation and Reassembly device
capable of simultaneously processing up to 2048
bidirectional VCs
AAL1 cell format for "Structured DS1/E1 N x
64kbps Service" as per ATM Forum AF-VTOA-
0078.000 "Circuit Emulation Services
Interoperability Specifications" (Nx64 Basic
Service, DS1 Nx64 Service with CAS, and E1
Nx64 Service with CAS)
Two UTOPIA ports (Level 2, 16-bit, 50 MHz) with
loopback function for dual fibre ring applications
Third UTOPIA port for connection to an external
AAL5 SAR processor, or for chaining multiple
MT90503 or other SAR or IMA devices
Flexible aggregation capabilities (Nx64) to allow
any combination of 64 Kbps
TDM bus provides 32 bidirectional serial TDM
streams at 2.048, 4.096, or 8.192 Mbps for up to
4096 TDM 64 Kbps channels
Compatible with H.100 and H.110 interfaces
Ordering Information
MT90503AG
503 Pin PBGA
December 2004
鈥?/div>
For temperature range, see page 207.
鈥?/div>
鈥?/div>
TDM to ATM transmission latency less than 250
碌s
Support for clock recovery - Adaptive Clock
Recovery, Synchronous Residual Time Stamp
(SRTS) or external
Support master and slave TDM bus clock
operation
8- or 16-bit microprocessor port, configurable to
Motorola or Intel timing
Master clock rate up to 80 MHz
Single power supply device (3.3V)
IEEE 1149 (JTAG) interface
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
Control Memory
(external SSRAM)
Address bus and 8- or
16-bit Data bus
Control Memory
Controller
CPU Module
Registers
H.100/
H.110
TDM Bus
4096 x
64kbps
TX_SAR
Module
RX_SAR
Module
UTOPIA
Module
Port
A
Port
B
RXA Port
TXA Port
RXB Port
TXB Port
RXC Port
TXC Port
TDM
Module
Data Memory
Controller
Clock
Recovery
Submodule
Port
C
Boundary
Scan Logic
JTAG
Interface
Clock Signals
Data Memory
(external SSRAM)
Figure 1 - Functionl Block Diagram
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2003-2004, Zarlink Semiconductor Inc. All Rights Reserved.

MT90503AG相關(guān)型號PDF文件下載

  • 型號
    版本
    描述
    廠商
    下載
  • 英文版
    T1/E1 Synchronizer
    ZARLINK
  • 英文版
    T1/E1 Synchronizer
    ZARLINK [Z...
  • 英文版
    Multiple Output Trunk PLL
    MITEL
  • 英文版
    Multiple Output Trunk PLL
    MITEL [Mit...
  • 英文版
    Global Digital Trunk Synchronizer
    MITEL
  • 英文版
    Global Digital Trunk Synchronizer
    MITEL [Mit...
  • 英文版
    T1/E1 System Synchronizer
    ZARLINK
  • 英文版
    T1/E1 System Synchronizer
    ZARLINK [Z...
  • 英文版
    T1/E1/OC3 System Synchronizer
    MITEL
  • 英文版
    T1/E1/OC3 System Synchronizer
    MITEL [Mit...
  • 英文版
    T1/E1/OC3 System Synchronizer
    ZARLINK
  • 英文版
    T1/E1/OC3 System Synchronizer
    ZARLINK [Z...
  • 英文版
    T1/E1 System Synchronizer with Holdover
    ZARLINK
  • 英文版
    T1/E1 System Synchronizer with Holdover
    ZARLINK [Z...
  • 英文版
    Octal T1/E1/J1 Framer
    ZARLINK
  • 英文版
    Octal T1/E1/J1 Framer
    ZARLINK [Z...
  • 英文版
    T1/E1/J1 Single Chip Transceiver
    MITEL
  • 英文版
    T1/E1/J1 Single Chip Transceiver
    MITEL [Mit...
  • 英文版
    E1 Single Chip Transceiver
    MITEL
  • 英文版
    E1 Single Chip Transceiver
    MITEL [Mit...

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時(shí)間周一至周五
9:00-17:30

關(guān)注官方微信號,
第一時(shí)間獲取資訊。

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動力!意見一經(jīng)采納,將有感恩紅包奉上哦!