鈥?/div>
Description
The MT9041B T1/E1 System Synchronizer contains
a digital phase-locked loop (DPLL), which provides
timing and synchronization signals for multitrunk T1
and E1 primary rate transmission links.
The MT9041B generates ST-BUS clock and framing
signals that are phase locked to either a 2.048MHz,
1.544MHz, or 8kHz input reference.
The MT9041B is compliant with AT&T TR62411 and
Bellcore GR-1244-CORE Stratum 4 Enhanced,
Stratum 4, and ETSI ETS 300 011. It will meet the
jitter tolerance, jitter transfer, intrinsic jitter, frequency
accuracy, capture range and phase change slope
requirements for these speci鏗乧ations.
Applications
鈥?/div>
鈥?/div>
Synchronization and timing control for
multitrunk T1 and E1 systems
ST-BUS clock and frame pulse sources
VDD
VSS
OSCi
OSCo
C1.5o
REF
Phase
Detector
Loop
Filter
DCO
Output
Interface
Circuit
C3o
C2o
C4o
C8o
C16o
F0o
F8o
F16o
Mode Select
Divider
MS
RST
FS1
FS2
Figure 1 - Functional Block Diagram
1
next