MM54C195 MM74C195 4-Bit Registers
February 1988
MM54C195 MM74C195 4-Bit Registers
General Description
The MM54C195 MM74C195 CMOS 4-bit registers feature
parallel inputs parallel outputs J-K serial inputs shift load
control input and a direct overriding clear The following two
modes of operation are possible
Parallel Load
Shift in direction Q
A
towards Q
D
Parallel loading is accomplished by applying the four bits of
data and taking the shift load control of input low The data
is loaded into the associated flip-flops and appears at the
outputs after the positive transition of the clock input During
parallel loading serial data flow is inhibited
Serial shifting is accomplished synchronously when the
shift load control input is high Serial data for this mode is
entered at the J-K inputs These inputs allow the first stage
to perform as a J-K D or T-type flip flop as shown in the
truth table
Features
Y
Medium speed operation
Y
Y
Y
Y
Y
Y
Y
Y
Y
Y
Y
High noise immunity
Low power
Tenth power TTL compatible
Supply voltage range
Synchronous parallel load
Parallel inputs and outputs from each flip-flop
Direct overriding clear
J and K inputs to first stage
Complementary outputs from last stage
Positive-edge triggered clocking
Diode clamped inputs to protect against static charge
8 5 MHz (typ ) with 10V
supply and 50 pF load
0 45 V
CC
(typ )
100 nW (typ )
Drive 2 LPTTL loads
3V to 15V
Applications
Y
Y
Y
Y
Automotive
Data terminals
Instrumentation
Medical electronics
Y
Y
Y
Y
Alarm systems
Remote metering
Industrial electronics
Computers
Schematic and Connection Diagrams
Pin 8 to GND
Pin 16 to V
CC
TL F 5902 鈥?1
Dual-In-Line Package
TL F 5902 鈥?2
Top View
Order Number MM54C195 or MM74C195
C
1995 National Semiconductor Corporation
TL F 5902
RRD-B30M105 Printed in U S A