www.fairchildsemi.com
ML6554
3A Bus Termination Regulator
Features
鈥?Can source and sink up to 3A, no heat sink required
鈥?Integrated Power MOSFETs
鈥?Generates termination voltages for DDR SDRAM,
SSTL-2 SDRAM, SGRAM, or equivalent memories
鈥?Generates termination voltages for active termination
schemes for DDR SDRAM, GTL+, Rambus, VME,
LV-TTL, HSTL, PECL and other high speed logic
鈥?V
REF
input available for external voltage divider
鈥?Separate voltages for V
CCQ
and PV
DD
鈥?Buffered V
REF
output
鈥?V
OUT
of 鹵3% or less at 3A
鈥?Minimum external components
鈥?Shutdown for standby or suspend mode operation
鈥?0擄 to +70擄C and -40擄 to +85擄C temperature ranges
available
鈥?Thermal Shutdown
鈮?/div>
130潞C
Description
The ML6554 switching regulator is designed to convert volt-
age supplies ranging from 2.3V to 4V into a desired output
voltage or termination voltage for various applications. The
ML6554 can be implemented to produce regulated output
voltages in two different modes. In the default mode, when
the V
REF
pin is open, the ML6554 output voltage is 50% of
the voltage applied to V
CCQ
. The ML6554 can also be used
to produce various user-de鏗乶ed voltages by forcing a voltage
on the VREF
IN
pin. In this case, the output voltage follows
the input VREF
IN
voltage. The switching regulator is capa-
ble of sourcing or sinking up to 3A of current while regulat-
ing an output V
TT
voltage to within 3% or less.
The ML6554, used in conjunction with series termination
resisitors, provides an excellent voltage source for active
termination schemes of high speed transmission lines as
those seen in high speed memory buses and distributed
backplane designs. The voltage output of the regulator can
be used as a termination voltage for other bus interface
standards such as DDR SDRAM, SSTL, CMOS, Rambus
鈩?/div>
,
GTL+, VME, LV-CMOS, LV-TTL, HSTL and PECL.
Block Diagram
15
VCCQ
16
AVCC
14
VREFOUT
1
9
VDD
VDD
12
SHDN
2
PVDD1
7
PVDD2
VL1
(VOUT)
3
OSCILLATOR/
RAMP
GENERATOR
鈥?/div>
200k鈩?/div>
+
VREF BUFFER
VREFIN
11
200k鈩?/div>
AGND
13
+
鈥?/div>
鈥?/div>
R
+
ERROR AMP
RAMP
COMPARATOR
Q
S
Q
6
VL2
(VOUT)
VFB
10
8
DGND
4
PGND1
5
PGND2
REV. 1.1.3 3/8/02
next
ML6554IU相關(guān)型號PDF文件下載
-
型號
版本
描述
廠商
下載
-
英文版
ML65 Series DC-DC Converter
ETC
-
英文版
ML65 Series DC-DC Converter
ETC [ETC]
-
英文版
Active SCSI Terminator
MICRO-LINEAR
-
英文版
Active SCSI Terminator
MICRO-LINEAR&nb...
-
英文版
Series Programmable Adaptive Clock Manager (PACMan⑩)
MICRO-LINEAR
-
英文版
Series Programmable Adaptive Clock Manager (PACMan⑩)
MICRO-LINEAR&nb...
-
英文版
18 Line Hot-Insertable Active SCSI Terminator
MICRO-LINEAR
-
英文版
18 Line Hot-Insertable Active SCSI Terminator
MICRO-LINEAR&nb...
-
英文版
Bus Termination Regulator
FAIRCHILD
-
英文版
Bus Termination Regulator
FAIRCHILD ...
-
英文版
3A Bus Termination Regulator
MICRO-LINEAR
-
英文版
3A Bus Termination Regulator
FAIRCHILD
-
英文版
3A Bus Termination Regulator
MICRO-LINEAR&nb...
-
英文版
3A Bus Termination Regulator
FAIRCHILD ...
-
英文版
Hot-Insertable Active SCSI Terminator
MICRO-LINEAR
-
英文版
Hot-Insertable Active SCSI Terminator
MICRO-LINEAR&nb...
-
英文版
High Speed Dual Quad Buffer/Line Drivers
MICRO-LINEAR
-
英文版
High Speed Dual Quad Buffer/Line Drivers
MICRO-LINEAR&nb...
-
英文版
High Speed Octal Buffer Transceivers
MICRO-LINEAR
-
英文版
High Speed Octal Buffer Transceivers
MICRO-LINEAR&nb...