鈥?/div>
鈥?I
SB
=8 mA
Asynchronous read/write
Empty and Full flags
Half Full flag (in standalone mode)
Retransmit (in standalone mode)
TTL-compatible
Width and Depth Expansion Capability
5V
鹵
10% supply
PLCC, LCC, 300-mil and 600-mil DIP packaging
Three-state outputs
Pin compatible density upgrade to CY7C42X/46X family
Pin compatible and functionally equivalent to IDT7205,
IDT7206, IDT7207, IDT7208
Functional Description
The CY7C460A, CY7C462A, CY7C464A, and CY7C466A are
respectively, 8K, 16K, 32K, and 64K words by 9-bit wide first-in
first-out (FIFO) memories. Each FIFO memory is organized
such that the data is read in the same sequential order that it
was written. Full and Empty flags are provided to prevent over-
run and underrun. Three additional pins are also provided to
facilitate unlimited expansion in width, depth, or both. The
depth expansion technique steers the control signals from one
device to another by passing tokens.
The read and write operations may be asynchronous; each
can occur at a rate of up to 50 MHz. The write operation occurs
when the Write (W) signal is LOW. Read occurs when Read
(R) goes LOW. The nine data outputs go to the high-imped-
ance state when R is HIGH.
A Half Full (HF) output flag is provided that is valid in the stan-
dalone (single device) and width expansion configurations. In
the depth expansion configuration, this pin provides the ex-
pansion out (XO) information that is used to tell the next FIFO
that it will be activated.
In the standalone and width expansion configurations, a LOW
on the Retransmit (RT) input causes the FIFOs to retransmit
the data. Read Enable (R) and Write Enable (W) must both be
HIGH during a retransmit cycle, and then R is used to access
the data.
The CY7C460A, CY7C462A, CY7C464A, and CY7C466A are
fabricated using Cypress鈥檚 advanced 0.5碌 RAM3 CMOS tech-
nology. Input ESD protection is greater than 2000V and
latch-up is prevented by careful layout and the use of guard
rings.
Logic Block Diagram
DATAINPUTS
(D
0
鈭扗
8
)
Pin Configurations
PLCC/LCC
Top View
V
cc
D
4
D
5
NC
D
3
D
8
W
DIP
Top View
W
D
8
D
3
D
2
D
1
D
0
XI
FF
Q
0
Q
1
Q
2
Q
3
Q
8
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
7C460A
23
7C462A
7C464A 22
7C466A
21
20
19
18
17
16
15
W
WRITE
CONTROL
WRITE
POINTER
DUAL PORT
RAM ARRAY
8K x 9
16K x 9
32K x 9
64K x 9
READ
POINTER
D
2
D
1
D
0
XI
FF
Q
0
Q
1
THREE鈥?/div>
STATE
BUFFERS
DATAOUTPUTS
(Q
0
-Q
8
)
NC
Q
2
4
5
6
7
8
9
10
11
12
3
2
1
32 31 30
29
28
27
D
6
D
7
NC
FL/RT
MR
EF
XO/HF
Q
7
Q
6
7C460A
7C462A
7C464A
7C466A
26
25
24
23
22
13
21
14 15 16 17 18 19 20
Q
3
Q
8
GND
NC
R
Q
4
Q
5
R
READ
CONTROL
RESET
LOGIC
MR
FL/RT
C46XA鈥?
V
CC
D
4
D
5
D
6
D
7
FL/RT
MR
EF
XO/HF
Q
7
Q
6
Q
5
Q
4
R
C46XA鈥?
FLAG
LOGIC
EXPANSION
LOGIC
EF
FF
XI
XO/HF
C46XA鈥?
Cypress Semiconductor Corporation
Document #: 38-06011 Rev. *A
鈥?/div>
3901 North First Street
鈥?/div>
San Jose
鈥?/div>
CA 95134 鈥?408-943-2600
Revised December 26, 2002
next