鈥?/div>
Functional Description
The CY7C1246V18, CY7C1257V18, CY7C1248V18, and
CY7C1250V18 are 1.8V Synchronous Pipelined SRAM
equipped with DDR-II+ architecture. The DDR-II+ consists of
an SRAM core with advanced synchronous peripheral
circuitry. Addresses for read and write are latched on alternate
rising edges of the input (K) clock. Write data is registered on
the rising edges of both K and K. Read data is driven on the
rising edges of both K and K. Each address location is
associated with two 8-bit words (CY7C1246V18), 9-bit words
(CY7C1257V18), 18-bit words (CY7C1248V18), or 36-bit
words (CY7C1250V18) that burst sequentially into or out of the
device.
Asynchronous inputs include output impedance matching
input (ZQ). Synchronous data outputs (Q, which share the
same physical pins with the data inputs, D) are tightly matched
to the two output echo clocks CQ/CQ, eliminating the need to
capture data separately from individual DDR SRAMs in the
system design.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Configurations
With Read Cycle Latency of 2.0 cycles:
CY7C1246V18 鈥?4M x 8
CY7C1257V18 鈥?4M x 9
CY7C1248V18 鈥?2M x 18
CY7C1250V18 鈥?1M x 36
Selection Guide
375 MHz
Maximum Operating Frequency
Maximum Operating Current
375
1210
333 MHz
333
1080
300 MHz
300
1000
Unit
MHz
mA
Note
1. The QDR consortium specification for V
DDQ
is 1.5V + 0.1V. The Cypress QDR devices exceed the QDR consortium specification and are capable of supporting
V
DDQ
= 1.4V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-06348 Rev. *C
鈥?/div>
198 Champion Court
鈥?/div>
San Jose
,
CA 95134-1709
鈥?/div>
408-943-2600
Revised May 15, 2007
[+] Feedback
next