鈥?/div>
鈥?Low operating power
鈥?Active = 195 mA (typical)
鈥?Standby = 0.05 mA (typical)
鈥?Fully synchronous interface for easier operation
鈥?Burst counters increment addresses internally
鈥?Shorten cycle times
鈥?Minimize bus noise
鈥?Supported in Flow-Through and Pipelined modes
Dual Chip Enables for easy depth expansion
Upper and Lower Byte Controls for Bus Matching
Automatic power-down
Commercial temperature range
Available in 100-pin TQFP
Pin-compatible and functionally equivalent to
IDT709269
Logic Block Diagram
R/W
L
UB
L
R/W
R
UB
R
CE
0L
CE
1L
LB
L
OE
L
1
0/1
1
0/1
0
0
CE
0R
CE
1R
LB
R
OE
R
FT/Pipe
L
[2]
0/1
1b 0b 1a 0a
b
a
0a 1a 0b 1b
a
b
0/1
FT/Pipe
R
8/9
[2]
8/9
I/O
8/9L
鈥揑/O
15/17L
[3]
I/O
8/9R
鈥揑/O
15/17R
8/9
14
I/O
Control
I/O
Control
8/9
14
I/O
0L
鈥揑/O
7/8L
A
0L
鈥揂
13L
CLK
L
ADS
L
CNTEN
L
CNTRST
L
Counter/
Address
Register
Decode
Counter/
Address
Register
Decode
I/O
0R
鈥揑/O
7/8R
A
0R
鈥揂
13R
CLK
R
ADS
R
CNTEN
R
CNTRST
R
[3]
True Dual-Ported
RAM Array
Notes:
1. See page 6 for Load Conditions.
2. I/O
8
鈥揑/O
15
for x16 devices; I/O
9
鈥揑/O
17
for x18 devices.
3. I/O
0
鈥揑/O
7
for x16 devices. I/O
0
鈥揑/O
8
for x18 devices.
For the most recent information, visit the Cypress web site at www.cypress.com
Cypress Semiconductor Corporation
鈥?3901 North First Street 鈥?San Jose 鈥?CA 95134 鈥?408-943-2600
Document #: 38-06050 Rev. **
Revised September 19, 2001