音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

CA3242E Datasheet

  • CA3242E

  • Quad-Gated Inverting Power Driver For Interfacing Low-Level ...

  • 17.04KB

  • 1頁

  • INTERSIL   INTERSIL

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

CA3242
August 1998
Quad-Gated Inverting Power Driver For
Interfacing Low-Level Logic to High Current Load
Description
The CA3242 quad-gated inverting power driver contains four
gate switches for interfacing low-level logic to inductive and
resistive loads such as: relays, solenoids, AC and DC
motors, heaters, incandescent displays, and vacuum 鏗倁o-
rescent displays.
Output overload protection is provided when the load current
(approximately 1.2A) causes the output V
CE
(sat) to rise
above 1.3V. A built-in time delay, nominally 25碌s, is provided
during output turn-on as output drops from V
DD
to V
SAT
. That
output will be shut down by its protection network without
affecting the other outputs. The corresponding Input or
Enable must be toggled to reset the output protection circuit.
Steering diodes in the outputs in conjunction with external
zener diodes protect the IC against voltage transients due to
switching inductive loads.
To allow for maximum heat transfer from the chip, the four
center leads are directly connected to the die mounting pad.
In free air, junction-to-air thermal resistance (R
胃JA
) is 60
o
C/W
(typical). This coef鏗乧ient can be lowered by suitable design
of the PC board to which the CA3242 is soldered.
Features
鈥?Driven Outputs Capable of Switching 600mA Load
Currents Without Spurious Changes in Output State
鈥?Inputs Compatible with TTL or 5V CMOS Logic
鈥?Suitable for Resistive or Inductive Loads
鈥?Output Overload Protection
鈥?Power-Frame Construction for Good Heat Dissipation
Applications
鈥?Relays
鈥?Solenoids
鈥?AC and DC Motors
鈥?Heaters
鈥?Incandescent Displays
鈥?Vacuum Fluorescent Displays
Ordering Information
PART NUMBER
CA3242E
TEMPERATURE
RANGE
-40
o
C to +105
o
C
PACKAGE
16 Lead Plastic DIP
Pinout
CA3242 (PDIP)
TOP VIEW
Block Diagram
P
IN D
9
7
IN C 10
P
VCC 11
GND 12
GND 13
ENABLE 14
P
5
4
3
GND
GND
6
OUT C
CLAMP
8
OUT D
OUT A 1
CLAMP 2
OUT B 3
GND 4
GND 5
OUT C 6
CLAMP 7
OUT D 8
16 IN A
15 IN B
14 ENABLE
13 GND
12 GND
11 V
CC
10 INC
9 IND
TRUTH TABLE
ENABLE
H
H
L
IN
H
L
X
OUT
L
H
H
OUT B
CLAMP
2
IN B 15
IN A 16
P
1
OUT A
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
407-727-9207
|
Copyright
Intersil Corporation 1999
File Number
1561.2
2-3

CA3242E相關(guān)型號PDF文件下載

您可能感興趣的PDF文件資料

熱門IC型號推薦

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時間周一至周五
9:00-17:30

關(guān)注官方微信號,
第一時間獲取資訊。

建議反饋
返回頂部

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動力!意見一經(jīng)采納,將有感恩紅包奉上哦!