Ultra Low Power CMOS SRAM
128K X 16 bit
Pb-Free and Green package materials are compliant to RoHS
BS616UV2019
n
FEATURES
鷗
Wide V
CC
low operation voltage :
C-grade : 1.8V ~ 3.6V
I-grade : 1.9V ~ 3.6V
鷗
Ultra low power consumption :
V
CC
= 2.0V
Operation current : 10mA (Max.) at 85ns
1mA (Max.) at 1MHz
Standby current : 0.2uA (Typ.) at 25
O
C
V
CC
= 3.0V
Operation current : 13mA (Max.) at 85ns
2mA (Max.) at 1MHz
Standby current : 0.3uA (Typ.) at 25
O
C
鷗
High speed access time :
-85
85ns (Max.)
-10
100ns (Max.)
鷗
Automatic power down when chip is deselected
鷗
Easy expansion with CE and OE options
鷗
I/O Configuration x8/x16 selectable by LB and UB pin.
鷗
Three state outputs and TTL compatible
鷗
Fully static operation
鷗
Data retention supply voltage as low as 1.5V
n
DESCRIPTION
The BS616UV2019 is a high performance, ultra low power CMOS
Static Random Access Memory organized as 131,072 by 16 bits and
operates form a wide range of 1.8V to 3.6V supply voltage.
Advanced CMOS technology and circuit techniques provide both
high speed and low power features with typical CMOS standby
current of 0.2uA at 2.0V/25
O
C and maximum access time of 85ns at
85
O
C.
Easy memory expansion is provided by an active LOW chip enable
(CE) and active LOW output enable (OE) and three-state output
drivers.
The BS616UV2019 has an automatic power down feature, reducing
the power consumption significantly when chip is deselected.
The BS616UV2019 is available in DICE form, JEDEC standard
48-pin TSOP Type I package and 48-ball BGA package.
n
POWER CONSUMPTION
POWER DISSIPATION
PRODUCT
FAMILY
BS616UV2019DC
BS616UV2019AC
BS616UV2019TC
BS616UV2019AI
BS616UV2019TI
OPERATING
TEMPERATURE
STANDBY
(I
CCSB1
, Max)
Operating
(I
CC
, Max)
PKG TYPE
V
CC
=2.0V
f
Max.
V
CC
=3.0V
V
CC
=2.0V
V
CC
=3.0V
1MHz
f
Max.
1MHz
Commercial
+0
O
C to +70
O
C
Industrial
-40
O
C to +85
O
C
DICE
3.0uA
2.0uA
1.5mA
11mA
0.8mA
8mA
BGA-48-0608
TSOP I-48
BGA-48-0608
TSOP I-48
5.0uA
3.0uA
2.0mA
13mA
1.0mA
10mA
n
PIN CONFIGURATIONS
A15
A14
A13
A12
A11
A10
A9
A8
NC
NC
WE
CE2
NC
UB
LB
NC
NC
A7
A6
A5
A4
A3
A2
A1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
1
A
B
C
D
E
F
G
H
LB
D8
D9
VSS
VCC
D14
D15
NC
2
OE
UB
D10
D11
D12
D13
NC
A8
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
6
NC
D0
D2
VCC
VSS
D6
D7
NC
A16
NC
GND
DQ15
DQ7
DQ14
DQ6
DQ13
DQ5
DQ12
DQ4
VCC
DQ11
DQ3
DQ10
DQ2
DQ9
DQ1
DQ8
DQ0
OE
GND
CE
A0
n
BLOCK DIAGRAM
A6
A7
A8
A9
A10
A11
A15
A14
A13
A12
Address
Input
Buffer
10
Row
Decoder
1024
Memory Array
1024 x 2048
BS616UV2019TC
BS616UV2019TI
2048
DQ0
.
.
.
.
.
.
DQ15
16
.
.
.
.
.
.
Data
Input
Buffer
16
128
Column Decoder
7
Control
Address Input Buffer
16
Column I/O
Write Driver
Sense Amp
16
3
A0
A3
A5
NC
NC
A14
A12
A9
4
A1
A4
A6
A7
A16
A15
A13
A10
5
A2
CE
D1
D3
D4
D5
WE
A11
Data
Output
Buffer
CE2,CE
WE
OE
UB
LB
V
CC
V
SS
A16 A0
A1
A2
A3
A4
A5
48-ball BGA top view
Brilliance Semiconductor, Inc.
reserves the right to change products and specifications without notice.
R0201-BS616UV2019
1
Revision 1.3
May.
2006