音影先锋亚洲天堂网|电影世界尽头的爱完整版播放|国产 熟女 91|高清无码免费观看欧美日韩|韩国一区二区三区黄色录像|美女亚洲加勒比在线|亚洲综合网 开心五月|7x成人在线入口|成人网站免费日韩毛片区|国产黄片?一级?二级?三级

AD1879 Datasheet

  • AD1879

  • High Performance 16-/18-Bit Stereo ADCs

  • 630.66KB

  • 16頁

  • AD

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

a
FEATURES
Fully Differential Dual Channel Analog Inputs
103 dB Signal-to-Noise (AD1879 typ)
鈥?8 dB THD+N (AD1879 typ)
0.001 dB Passband Ripple and 115 dB Stopband
Attenuation
Fifth-Order, 64 Times Oversampling
Modulator
Single Stage, Linear Phase Decimator
256 F
S
Input Clock
APPLICATIONS
Digital Tape Recorders
Professional, DCC, and DAT
A/V Digital Amplifiers
CD-R
Sound Reinforcement
PRODUCT OVERVIEW
LRCK
BCK
S0
64/32
DV
DD
High Performance
16-/18-Bit
Stereo ADCs
AD1878/AD1879*
FUNCTIONAL BLOCK DIAGRAM
1
2
3
4
5
6
7
8
9
ANALOG
CHIP
D
A
C
SERIAL OUTPUT
INTERFACE
DIGITAL
CHIP
SINGLE-STAGE,
4k-TAP
FIR DECIMATION
FILTER
SINGLE-STAGE,
4k-TAP
FIR DECIMATION
FILTER
28
27
26
25
WCK
DATA
CLOCK
S1
24 RESET
23
22
DGND
DV
DD
AV
SS
1
AV
AV
DD
DD
DGND
NC
AV
1
D
A
C
D
A
C
D
A
C
SS
21
20
19
18
17
16
15
AV
SS
2
2
1
AGND 10
The AD1879 is a two-channel, 18-bit oversampling ADC based
on
鈭戔垎
technology and intended primarily for digital audio appli-
cations. The AD1878 is identical to the 18-bit AD1879 except
that it outputs 16-bit data words. Statements in this data sheet
should be read as applying to both parts unless otherwise noted.
Each input channel of these ADCs is fully differential. Each
data conversion channel consists of a fifth order one-bit noise
shaping modulator and a digital decimation filter. An on-chip
voltage reference provides a voltage source to both channels sta-
ble over temperature and time. Digital output data from both
channels is time-multiplexed to a single, flexible serial interface.
The AD1878/AD1879 accepts a 256
F
S
input master clock.
Input signals are sampled at 64
F
S
on switched-capacitors,
eliminating external sample-and-hold amplifiers and minimizing
the requirements for antialias filtering at the input. With simpli-
fied antialiasing, linear phase can be preserved across the passband.
The AD1878/AD1879鈥檚 proprietary fifth-order differential
switched-capacitor modulator architecture shapes the one-bit
comparator鈥檚 quantization noise out of the audio passband. The
high order of the modulator randomizes the modulator output,
reducing idle tones in the AD1878/AD1879 to very low levels.
The AD1878/AD1879鈥檚 differential architecture provides in-
creased dynamic range and excellent common-mode rejection
characteristics. Because its modulator is single-bit, AD1878/
AD1879 is inherently monotonic and has no mechanism for
producing differential linearity errors.
The digital decimation filters are single-stage, 4095-tap finite
impulse response filters for filtering the modulator鈥檚 high fre-
quency quantization noise and reducing the 64
F
S
single-bit
output data rate to a F
S
word rate. They provide linear
*
Protected by U.S. Patent Numbers 5055843, 5126653, and others pending.
APD
11
AGND
VINL鈥?/div>
VINL+
REFL
VINR鈥?12
VINR+ 13
REFR 14
VOLTAGE
REFERENCE
phase and a narrow transition band that permits the digitization
of 20 kHz signals while preventing aliasing into the passband
even when using a 44.1 kHz sampling frequency. Passband
ripple is less the 0.001 dB, and stopband attenuation exceeds
115 dB.
The flexible serial output port produces data in twos-complement,
MSB-first format. Input and output signals are to TTL and
CMOS-compatible logic levels. The port is configured by pin
selections. The AD1878/AD1879 can operate in either master
or slave mode. Each 16-/18-bit output word of a stereo pair can
be formatted within a 32-bit field as either right-justified, I
2
S-
compatible, or at user-selected positions. The output can also be
truncated to 16-bits by formatting into a 16-bit field.
The AD1878/AD1879 consists of two integrated circuits in a
single ceramic 28-pin DIP package. The modulators and refer-
ence are fabricated in a BiCMOS process; the decimator and
output port, in a 1.0
碌m
CMOS process. Separating these func-
tions reduces digital crosstalk to the analog circuitry. Analog and
digital supply connections are separated to further isolate the
analog circuitry from the digital supplies.
The AD1878/AD1879 operates from
5 V power supplies over
the temperature range of 鈥?5擄C to +70擄C.
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 617/329-4700
Fax: 617/326-8703

AD1879相關(guān)型號PDF文件下載

  • 型號
    版本
    描述
    廠商
    下載
  • 英文版
    U.S./International Modem DAA Line Codec Chipset
    AD
  • 英文版
    U.S./International Modem DAA Line Codec Chipset
    AD [Analog...
  • 英文版
    U.S./International Modem DAA Line Codec Chipset
    AD
  • 英文版
    U.S./International Modem DAA Line Codec Chipset
    AD [Analog...
  • 英文版
    Fast Asymmetric Thyristors
    ETC [ETC]
  • 英文版
    SoundPort Controller
    AD
  • 英文版
    SoundPort Controller
    AD [Analog...
  • 英文版
    Sound Comm Controleer
    AD [Analog...
  • 英文版
    AC’97 SoundPort Codec
    AD
  • 英文版
    AC’97 SoundPort Codec
    AD [Analog...
  • 英文版
    Multichannel 24-Bit, 192 kHz, DAC
    AD
  • 英文版
    Multichannel 24-Bit, 192 kHz, DAC
    AD [Analog...
  • 英文版
    2 ADC, 8 DAC, 96 kHz, 24-Bit Codec
    AD
  • 英文版
    2 ADC, 8 DAC, 96 kHz, 24-Bit Codec
    AD [Analog...
  • 英文版
    Multichannel 96 kHz Codec
    AD
  • 英文版
    Multichannel 96 kHz Codec
    AD [Analog...
  • 英文版
    2 ADC, 8 DAC, 96 kHz, 24-Bit Codec
    AD
  • 英文版
    2 ADC, 8 DAC, 96 kHz, 24-Bit Codec
    AD [Analog...
  • 英文版
    2 ADC, 6 DAC,96 kHz, 24-Bit Codec
    AD
  • 英文版
    2 ADC, 6 DAC,96 kHz, 24-Bit Codec
    AD [Analog...

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時(shí)間周一至周五
9:00-17:30

關(guān)注官方微信號,
第一時(shí)間獲取資訊。

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動(dòng)力!意見一經(jīng)采納,將有感恩紅包奉上哦!