ACTS374MS
April 1995
Radiation Hardened
Octal D Flip-Flop, Three-State
Pinouts
20 LEAD CERAMIC DUAL-IN-LINE
MIL-STD-1835 DESIGNATOR CDIP2-T20, LEAD FINISH C
TOP VIEW
OE
Q0
D0
D1
Q1
Q2
D2
D3
Q3
1
2
3
4
5
6
7
8
9
20 VCC
19 Q7
18 D7
17 D6
16 Q6
15 Q5
14 D5
13 D4
12 Q4
11 CP
Features
鈥?1.25 Micron Radiation Hardened SOS CMOS
鈥?Total Dose 300K RAD (Si)
鈥?Single Event Upset (SEU) Immunity
<1 x 10
-10
Errors/Bit-Day (Typ)
鈥?SEU LET Threshold >80
鈥?Dose Rate Upset
>10
11
MEV-cm
2
/mg
RAD (Si)/s, 20ns Pulse
鈥?Latch-Up Free Under Any Conditions
鈥?Military Temperature Range: -55
o
C to +125
o
C
鈥?Signi鏗乧ant Power Reduction Compared to ALSTTL Logic
鈥?DC Operating Voltage Range: 4.5V to 5.5V
鈥?Input Logic Levels
- VIL = 0.8V Max
- VIH = VCC/2V Min
鈥?Input Current
鈮?碌A(chǔ)
at VOL, VOH
GND 10
20 LEAD CERAMIC FLATPACK
MIL-STD-1835 DESIGNATOR CDFP4-F20, LEAD FINISH C
TOP VIEW
OE
Q0
D0
D1
Q1
Q2
D2
D3
Q3
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
VCC
Q7
D7
D6
Q6
Q5
D5
D4
Q4
CP
Description
The Intersil ATCS374MS is a radiation hardened octal D-type
鏗俰p-鏗俹p with three-state outputs. The eight edge-triggered 鏗俰p-
鏗俹ps enter data into their registers on the low to high transition of
clock (CP). The Output Enable (OEN) controls the three-state
outputs and is independent of the register operation. When OEN
is high, the outputs will be in the high impedance state.
The ACTS374MS utilizes advanced CMOS/SOS technology to
achieve high-speed operation. This device is a member of the
radiation hardened, high-speed, CMOS/SOS Logic Family.
Ordering Information
PART NUMBER
ACTS374DMSR
ACTS374KMSR
ACTS374D/Sample
ACTS374K/Sample
ACTS374HMSR
TEMPERATURE RANGE
-55
o
C to +125
o
C
-55
o
C to +125
o
C
+25 C
+25
o
C
+25
o
C
o
SCREENING LEVEL
Intersil Class S Equivalent
Intersil Class S Equivalent
Sample
Sample
Die
PACKAGE
20 Lead SBDIP
20 Lead Ceramic Flatpack
20 Lead SBDIP
20 Lead Ceramic Flatpack
Die
Truth Table
INPUTS
OE
L
L
L
H
H = High Level
L = Low Level
Q0
X = Immaterial
Z = High Impedance
X
X
CP
Dn
H
L
X
X
OUTPUTS
Qn
H
L
Q0
Z
Functional Diagram
1 OF 8
FF
D
COMMON CONTROLS
CP
D
Q
OE
Q
CP
= Transition from Low to High Level
= the level of Q before the indicated input conditions
were established
OE
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143 | Copyright 漏 Intersil Corporation 1999
Spec Number
1
518828
File Number
3998